

**UG Program in Electronics & Telecommunication Engineering** 

# PC CONTROLLED SCROLLING MESSAGE DISPLAY

By

| NAME OF STUDENTS    | ROLL NOS. |
|---------------------|-----------|
| MALIKA HAFIZA PASHA | 44        |
| UMERA PASHA         | 45        |
| RAKSHITH POOJARY    | 50        |

T. E. (EXTC)

Under the guidance of

Prof. JAGDISH SARODE



**UG Program in Electronics & Telecommunication Engineering** 

### **INTRODUCTION:**

This project is designed to develop a PC controlled scrolling message display for notice board. It can also be used to display latest information anywhere such as colleges, shops, railway stations and other places. The information is transmitted using PC.

Traditionally notice board is all about sticking information, but sticking various notices day-to-day is a difficult process. A person is required separately to take care of this notice board. This system displays notices through a PC on notice boards.

This system can be implemented in many important places where latest information can be displayed. For example if implemented in colleges all information for students can be displayed. It is very convenient for students and college management to display any information. This system can also be implemented in railway stations and airports to display information regarding the train and flight timings. This system reduces the wastage of papers. The information is sent through a PC, which is interfaced to a 8051 family microcontroller through MAX232 interface IC. An external memory connected to the microcontroller stores the information. An LCD is connected to the microcontroller to display the message in a continuous scrolling manner.

The project works only on operating systems having hyper terminal (E.g. Windows XP). The computer must have a RS232 serial port.

Project Name: PC CONTROLLED SCROLLING MESSAGE DISPLAY



#### **UG Program in Electronics & Telecommunication Engineering**

## **BLOCK DIAGRAM**





**UG Program in Electronics & Telecommunication Engineering** 

# **CIRCUIT DIAGRAM**





# Mahavir Education Trust's Shah & Anchor Kutchhi Engineering College Chembur, Mumbai 400 088 UG Program in Electronics & Telecommunication Engineering

## **WORKING**

This project is designed to develop a PC controlled scrolling message display. The information is transmitted using PC. The PC is interfaced to microcontroller through MAX232 IC and DB9 connector as explained above. An external memory (24C02) is used to store the information. It is interfaced with MC using SCL & SDA pins for reading and writing the data from the EEPROM. HyperTerminal is used to type the message and when enter is pressed a after typing the string the message is received by the MC and is displayed on a 16X2 LCD interfaced to the MC by scrolling the text entered. The information sent through PC is displayed on a LCD interfaced with the microcontroller.



# Mahavir Education Trust's Shah & Anchor Kutchhi Engineering College Chembur, Mumbai 400 088 UG Program in Electronics & Telecommunication Engineering

## **OPERATION PROCEDURE**

- Connect DB9 connector to PC and MC transmitter unit.
- Open HyperTerminal from the start menu (start> program> accessories> communications> HyperTerminal)
- Press interrupt button if the scrolling data is to be changed.
- "Enter the string1" is displayed on HyperTerminal
- Enter string and press enter
- "Enter the string2" is displayed on HyperTerminal
- Enter string and press enter
- OK is displayed on HyperTerminal.



### **UG Program in Electronics & Telecommunication Engineering**

# **PROGRAM CODE**

| #include <reg52.h></reg52.h> |
|------------------------------|
| sbit RS=P3^7;                |
| sbit RW=P3^6;                |
| sbit EN=P3^5;                |
| sbit BUSY=P2^7;              |
|                              |
| sbit sda=P3^4;               |
| sbit sclk=P3^3;              |
|                              |
| bit string_ovflg=0x10;       |
| bit int0_flag=0x11;          |
|                              |
| #define LCDDATA P2           |
|                              |
| char ch,b,General_buf[50];   |



# Mahavir Education Trust's Shah & Anchor Kutchhi Engineering College Chembur, Mumbai 400 088 UG Program in Electronics & Telecommunication Engineering

void lcd init(); void lcd\_cmd(unsigned char); void lcd\_data(unsigned char); void lcd\_string(unsigned char\*); void delay(unsigned int); void delay1(unsigned int); void Display\_String1(); void Display\_String2(); void Display\_Strings1(); void Display\_Strings2(); void BusyCheck(); void LCDCMD(unsigned char CMD); void init\_LCD(); void LCDData(unsigned char Data); void send\_string(char\*s);

void send\_to\_mem(char s\_address,char s\_data);



| <pre>void start_s_eeprom();</pre>                |
|--------------------------------------------------|
| <pre>void send_byte_s_eeprom(char s_byte);</pre> |
| <pre>void acknowledge();</pre>                   |
| <pre>void stop_s_eeprom();</pre>                 |
| <pre>void wait();</pre>                          |
| <pre>void copy_string1();</pre>                  |
| <pre>void copy_string2();</pre>                  |
| <pre>void Read_string1();</pre>                  |
| <pre>void Read_string2();</pre>                  |
| <pre>char get_from_mem(char s_address);</pre>    |
| <pre>char get_byte_s_eeprom();</pre>             |
| void delay2();                                   |
| <pre>void clear1stline();</pre>                  |
| <pre>void clear2ndline();</pre>                  |
| <pre>void clear_string1();</pre>                 |
| <pre>void clear_string2();</pre>                 |
| <pre>void Enter_strings();</pre>                 |



```
void rs232_init();
{
     TMOD=0X20;
     TH1=0XFD;
     SCON=0X50;
     TR1=1;
}
void init0_ISR(void) interrupt 2;
{
     Enter_strings();
}
void Enter_strings()
{
     char p;
     LCDCMD(0X01);
     LCDCMD(0X80);
     lcd_string("ScrollingMessage");
     LCDCMD(0xC0);
```



```
lcd_string("Display System");
send_string("Enter String1:");
rs232_init();
p=0;
while(1)
{
      while(RI==0);
     RI=0;
     ch=SBUF;
     if(ch==0x0d)
      {
           General_Buf[p]='\0';
           delay2();
           clear_string1();
           copy_string1();
           break;
      }
      else
```



```
{
           General_Buf[p]=ch;
     }
LCDCMD(0X01);
LCDCMD(0X80);
lcd_string("ScrollingMessage");
LCDCMD(0xC0);
lcd_string("Display System");
send_string("Enter String2:");
rs232_init();
p=0;
while(1)
{
     while(RI==0);
     RI=0;
     ch=SBUF;
     if(ch==0x0d)
```



```
{
           General_Buf[p]='0';
           delay2();
           clear_string2();
           copy_string2();
           break;
     }
     else
     {
           General_Buf[p]=ch;
     }
}
SBUF=0X0d;
while(TI==0);
TI=0;
SBUF=0X0a;
while(TI==0);
```



}

{

#### **Mahavir Education Trust's** Shah & Anchor Kutchhi Engineering College Chembur, Mumbai 400 088

```
TI=0;
     SBUF='O';
     while(TI==0);
     TI=0;
     SBUF='K';
     while(TI==0);
     TI=0;
     Read_string1();
     Read_string2();
     LCDCMD(0X01);
void send_string(char*s)
     SBUF=0X0d;
     while(TI==0);
```



#### **UG Program in Electronics & Telecommunication Engineering**

```
TI=0;
SBUF=0X0a;
while(TI==0);
TI=0;
while (*s!='\0')
{
     SBUF=*s;
     while(TI==0);
     TI=0;
     s++;
}
SBUF=0X0d;
while(TI==0);
TI=0;
```

SBUF=0X0a;



```
while(TI==0);
     TI=0;
}
void delay3()
{
     int f,g;
     for(f=0;f<30;f++)
     {
           for(g=0;g<2000;g++);
     }
}
void main()
{
     Init_LCD();
     EX0=1
     EA=1;
     LCDCMD(0X01);
```



```
LCDCMD(0X80);
     lcd_string("ScrollingMessage");
     LCDCMD(0xC0);
     lcd_string("Display System");
     delay3();
     while(1)
     {
           Read_String1();
          Display_String1();
           Read_String2();
          Display_String2();
     }
}
void Display_String1()
{
     char k,l,m,pos=0x8f,count=1;
     LCDCMD(0x01);
     for(k=0;k<16;k++)
```



```
{
     LCDCMD(pos);
     for(I=0;I< count;I++)
     {
           LCDData(General_Buf[I]);
     }
     pos--;
     count++;
     delay(200);
}
count=16;
pos=0x80;
m=0;
while(1)
{
     clear1stline();
     LCDCMD(pos);
     I=0;
```



#### **UG Program in Electronics & Telecommunication Engineering**

```
while(I<count)
      {
            if(General\_Buf[I+m]=='\setminus 0')
                  string_ovflg=1;
                  break;
            }
            LCDData(General_Buf[I+m]);
            I++;
      }
     if(string_ovflg==1)
      {
            break;
     delay(200);
pos=0x80;
for(k=0;k<16;k++)
```

}



```
clear1stline();
           LCDCMD(pos);
           I=0;
           while(I<count)
           {
                LCDData(General_Buf[I]);
                I++;
           }
           count--;
           delay(200);
     }
}
void Display_String2()
{
     char k,1,m,pos=0xcf,count=1;
     LCDCMD(0x01)
```



```
for(k=0;k<16;k++)
{
     LCDCMD(pos);
     for(I=0;I< count;I++)
     {
           LCDData(General_Buf[I]);
     }
     pos--;
     count++;
     delay(200);
}
count=16;
pos=0xc0;
while(1)
{
     clear2ndline();
     LCDCMD(pos);
     I=0;
```



#### **UG Program in Electronics & Telecommunication Engineering**

```
while(I<count)
      {
            if(General\_Buf[I+m]=='\setminus 0')
                  string_ovflg=1;
            }
            LCDData(General_Buf[I+m]);
            I++;
      }
      if(string_ovflg==1)
      {
            break;
      }
      delay(200);
pos=0xc0;
for(k=0;k<16;k++)
```

}



```
clear2ndline();
           LCDCMD(pos);
           I=0;
           while(I<count)
           {
                LCDData(General_Buf[I]);
                I++;
           }
           count--;
           delay(200);
     }
}
void clear1stline()
{
     LCDCMD(0x80);
     for(b=0;b<16;b++)
```



```
LCDData(' ');
     }
}
void clear2ndline()
{
     LCDCMD(0xc0);
     for(b=0;b<16;b++)
     {
          LCDData(' ');
     }
}
void LCDCMD(unsigned char CMD)
{
     LCDDATA=CMD;
     RS=0;
     RW=0;
     EN=1;
     EN=0;
```



```
}
void LCDData(unsigned char Data)
{
     LCDDATA=Data;
     RS=1;
     RW=0;
     EN=1;
     EN=0;
}
void lcd_string(char*s1)
{
     while (*s1!='\0')
     {
           LCDData(*s1);
           s1++;
     }
}
void Init_LCD()
```



#### **UG Program in Electronics & Telecommunication Engineering**

```
{
     LCDCMD(0X38);
     LCDCMD(0X06);
     LCDCMD(0X0C);
     LCDCMD(0X02);
}
void delay(unsigned int i)
{
     unsigned int j,k;
     for(j=0;j<i:j++)
     {
          for(k=0;k<1000;k++)
          {
```

}



```
void delay2()
{
     unsigned int u,v;
     for(u=0;u<2;u++)
     for(v=0;v<2000;v++);
}
void clear_string1()
{
     char x;
     for(x=0;x<50;x++)
      {
           send_to_mem((0x10+x,' ');
           delay2();
}
void clear_string2()
{
```



```
char x;
     for(x=0;x<50;x++)
     {
           send\_to\_mem((0x50+x,'');
           delay2();
     }
}
void copy_string1()
{
     char x,Temp_cnt;
     Temp_cnt=get_from_mem(0x01);
     delay2();
     for(x=0;x<=Temp_cnt;x++)</pre>
     {
           send_to_mem((0x10+x),General_Buf[x]);
           delay2();
     }
```



```
void copy_string2()
{
     char x,Temp_cnt;
     Temp_cnt=get_from_mem(0x02);
     delay2();
     for(x=0;x<=Temp_cnt;x++)</pre>
      {
           send_to_mem((0x50+x),General_Buf[x]);
           delay2();
      }
}
void Read _string1()
{
     char y,Temp,Temp_cnt;
     for(y=0;y<50;y++)
      {
           General_Buf[y]='\setminus0';
```



```
Temp_cnt=get_from_mem(0x08);
     delay2();
     for(y=50;y>Temp_cnt;y--)
     {
           Temp=get_from_mem(0x20+y);
           General_Buf[y]=Temp;
           delay2();
     }
}
void Read _string2()
{
     char y,Temp,Temp_cnt;
     for(y=0;y<50;y++)
     {
           General_Buf[y]='\0';
     }
     Temp_cnt=get_from_mem(0x05);
     delay2();
```



```
for(y=50;y>Temp_cnt;y--)
     {
           Temp=get_from_mem(0x60+y);
           General_Buf[y]=Temp;
           delay2();
     }
}
char get_from_mem(char s_address)
{
     char i=0;
     start_s_eeprom();
     send_byte_s_eeprom(0x0A);
     acknowledge();
     send_byte_s_eeprom(s_address);
     acknowledge();
     start_s_eeprom();
     send_byte_s_eeprom(0xA1);
```



```
acknowledge();
     i=get_byte_s_eeprom();
     acknowledge();
     stop_s_eeprom();
     acknowledge();
     return(i);
}
char get_byte_s_eeprom()
{
     char temp,temp_h,i;
     temp=0;
     sda=1;
     sclk=0;
     for(i=7;i>=0;i--)
     {
           sclk=1;
           if(sda==1)
```



```
{
                temp=temp|temp_h>>i;
           }
     reurn(temp);
}
void send_to_mem(char s_address,char s_data)
{
     start_s_eeprom();
     send_byte_s_eeprom(0xA0);
     acknowledge();
     send_byte_s_eeprom(s_address);
     acknowledge();
     send_byte_s_eeprom(s_data);
     acknowledge();
     stop_s_eeprom();
```



```
acknowledge();
}
void start_s_eeprom()
{
     sda=1;
     sclk=1;
     wait();
     sda=0;
     sclk=0;
}
void send_byte_s_eeprom(char s_byte)
{
     char temp=s_byte;
     char i;
     for(i=7;i>=0;i--)
     {
           temp=s_byte;
           temp=temp<<i;
```



```
temp=temp|0x01;
           if(temp==0)
                 sda=0;
           else
                 sda=1;
}
void acknowledge()
{
     sclk=0;
     wait();
     sclk=0;
}
void stop_s_eeprom()
{
     sda=0;
     sclk=1;
```



```
wait();
sda=1;
sclk=0;

void wait();
{
    char i;
    for(i=0;i<=200;i++)
    i++;
}</pre>
```



## **UG Program in Electronics & Telecommunication Engineering**

# **APPLICATIONS**

- ➤ Used in public transports like trains, busses, etc.
- > Used in airports for displaying schedules.
- > Used in noticeboards.
- > Used for advertisement purposes in shopping malls.
- Used to display information
  - Share markets
  - Hospitals
  - Libraries
  - Educational Institutes
- ➤ Used as a sub-part in various electronic circuits
  - 8051 & 8086 practice kits for students.
  - Other devices that require user communication.



# Mahavir Education Trust's Shah & Anchor Kutchhi Engineering College Chembur, Mumbai 400 088 UG Program in Electronics & Telecommunication Engineering

# **ADVANTAGES**

- Messages displayed are more attractive and catchy to eye.
- > Seems to be a modern way of communication.
- ➤ Has been a efficient way for sharing information.

# **LIMITATIONS**

- ➤ LCD consumes more power as that compared with LEDs
- > Requires hyper-terminal for user inputs.

# **FUTURE SCOPE**

- ➤ The system can be used as reference for developing other communication based projects.
- ➤ Various other advanced controllers can be used for making the project more efficient and much more user friendly.
- ➤ LEDs may be used instead of LCD as LEDs have more advantages as compared to LCD.



# Mahavir Education Trust's Shah & Anchor Kutchhi Engineering College Chembur, Mumbai 400 088 UG Program in Electronics & Telecommunication Engineering

# **REFERENCES**

| www.engineersgarage.com      |
|------------------------------|
| www.electronicsforu.com      |
| www.brighthubengineering.com |
| www.atmel.com                |
| www.beyondlogic.org          |
| www.wikipedia.org            |
| www.howstuffworks.com        |
| www.alldatasheets.com        |
| www.circuitstoday.com        |



# Mahavir Education Trust's Shah & Anchor Kutchhi Engineering College Chembur, Mumbai 400 088 UG Program in Electronics & Telecommunication Engineering

# **TEXTBOOKS REFERRED**

"The 8051 Microcontroller and Embedded systems" by Muhammad Ali Mazidi and Janice Gillispie Mazidi, Pearson Education.

ATMEL 89S52 Data Sheets.



# **UG Program in Electronics & Telecommunication Engineering**

# **COMPONENT LIST**

| Component Name          | Quantity | Cost |
|-------------------------|----------|------|
| RESISTORS               |          |      |
| 22R                     | 1        |      |
| 330R                    | 1        |      |
| 10K                     | 6        |      |
| 10K PRESET              | 1        |      |
| 1K                      | 4        |      |
| CAPACITORS              |          |      |
| 470uF/35V               | 1        |      |
| 10uF/63V                | 2        |      |
| 33pF Ceramic            | 2        |      |
| Integrated Circuits     |          |      |
| AT89S52                 | 1        |      |
| 24C02                   | 1        |      |
| 7805                    | 1        |      |
| IC BASES                |          |      |
| 40-PIN BASE             | 1        |      |
| 8-PIN BASE              | 1        |      |
| 16-PIN BASE             | 1        |      |
| DIODES                  |          |      |
| 1N4007                  | 4        |      |
| RED-LED                 | 3        |      |
| <u>MISCELLANOUS</u>     |          |      |
| CRYSTAL 11.0592MHz      | 1        |      |
| TRANSFORMER 0-12V       | 1        |      |
| 2-PIN PUSH BUTTON       | 1        |      |
| LCD 16X2                | 1        |      |
| HEAT SINK               | 1        |      |
| SCREW NUT FOR HEAT-SINK | 1        |      |
| FEMALE BURGE 16-PIN     | 1        |      |
| MALE BURGE 16-PIN       | 1        |      |
| FEMALE BURGE 2-PIN      | 1        |      |
| MALE BURGE 2-PIN        | 1        |      |
| 12V RELAY               | 2        |      |
| PCB CONNECTOR 2-PIN     | 3        |      |
| POWER CORD              | 1        |      |
| PLAIN PCB               | 1        |      |
| SOLDERING LEAD (50gm)   | 1        |      |



## **UG Program in Electronics & Telecommunication Engineering**

## **DATASHEETS**

#### AT89S52

#### Features

- Compatible with MCS®-51 Products
- · 8K Bytes of In-System Programmable (ISP) Flash Memory
  - Endurance: 10,000 Write/Erase Cycles
- 4.0V to 5.5V Operating Range
- Fully Static Operation: 0 Hz to 33 MHz
- Three-level Program Memory Lock
- 256 x 8-bit Internal RAM
- · 32 Programmable I/O Lines
- Three 16-bit Timer/Counters
- Eight Interrupt Sources
- Full Duplex UART Serial Channel
- · Low-power Idle and Power-down Modes
- Interrupt Recovery from Power-down Mode
- Watchdog Timer
- Dual Data Pointer
- Power-off Flag
- Fast Programming Time
- Flexible ISP Programming (Byte and Page Mode)
- . Green (Pb/Hallde-free) Packaging Option

#### 1. Description

The AT89S52 is a low-power, high-performance CMOS 8-bit microcontroller with 8K bytes of in-system programmable Flash memory. The device is manufactured using Atmel's high-density nonvolatile memory technology and is compatible with the industry-standard 80C51 instruction set and pinout. The on-chip Flash allows the program memory to be reprogrammed in-system or by a conventional nonvolatile memory programmer. By combining a versatile 8-bit CPU with in-system programmable Flash on a monolithic chip, the Atmel AT89S52 is a powerful microcontroller which provides a highly-flexible and cost-effective solution to many embedded control applications.

The AT89S52 provides the following standard features: 8K bytes of Flash, 256 bytes of RAM, 32 I/O lines, Watchdog timer, two data pointers, three 16-bit timer/counters, a six-vector two-level interrupt architecture, a full duplex serial port, on-chip oscillator, and clock circuitry. In addition, the AT89S52 is designed with static logic for operation down to zero frequency and supports two software selectable power saving modes. The Idle Mode stops the CPU while allowing the RAM, timer/counters, serial port, and interrupt system to continue functioning. The Power-down mode saves the RAM contents but freezes the oscillator, disabling all other chip functions until the next interrupt or hardware reset.



8-bit Microcontroller with 8K Bytes In-System Programmable Flash

AT89S52





## **UG Program in Electronics & Telecommunication Engineering**



#### 2. Pin Configurations

#### 2.1 40-lead PDIP



#### 2.3 44-lead PLCC



#### 2.2 44-lead TQFP



2 AT89S52 i



## **UG Program in Electronics & Telecommunication Engineering**

■ AT89S52

### 3. Block Diagram



AMEL

3



## **UG Program in Electronics & Telecommunication Engineering**



#### 4. Pin Description

4.1 VCC

Supply voltage.

4.2 GND

Ground.

#### 4.3 Port 0

Port 0 is an 8-bit open drain bidirectional I/O port. As an output port, each pin can sink eight TTL inputs. When 1s are written to port 0 pins, the pins can be used as high-impedance inputs.

Port 0 can also be configured to be the multiplexed low-order address/data bus during accesses to external program and data memory. In this mode, P0 has internal pull-ups.

Port 0 also receives the code bytes during Flash programming and outputs the code bytes during program verification. External pull-ups are required during program verification.

#### 4.4 Port 1

Port 1 is an 8-bit bidirectional I/O port with internal pull-ups. The Port 1 output buffers can sink/source four TTL inputs. When 1s are written to Port 1 pins, they are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 1 pins that are externally being pulled low will source current (I<sub>E</sub>) because of the internal pull-ups.

In addition, P1.0 and P1.1 can be configured to be the timer/counter 2 external count input (P1.0/T2) and the timer/counter 2 trigger input (P1.1/T2EX), respectively, as shown in the following table.

Port 1 also receives the low-order address bytes during Flash programming and verification.

| Port Pin | Alternate Functions                                                 |
|----------|---------------------------------------------------------------------|
| P1.0     | T2 (external count Input to Timer/Counter 2), clock-out             |
| P1.1     | T2EX (Timer/Counter 2 capture/reload trigger and direction control) |
| P1.5     | MOSI (used for in-System Programming)                               |
| P1.6     | MISO (used for in-System Programming)                               |
| P1.7     | SCK (used for in-System Programming)                                |

#### 4.5 Port 2

Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. The Port 2 output buffers can sink/source four TTL inputs. When 1s are written to Port 2 pins, they are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 2 pins that are externally being pulled low will source current ( $I_{\rm L}$ ) because of the internal pull-ups.

Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @ DPTR). In this application, Port 2 uses strong internal pull-ups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOVX @ RI), Port 2 emits the contents of the P2 Special Function Register.

Port 2 also receives the high-order address bits and some control signals during Flash programming and verification.

#### 4 AT89S52



### **UG Program in Electronics & Telecommunication Engineering**

AT89S52

#### 4.6 Port 3

Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. The Port 3 output buffers can sink/source four TTL inputs. When 1s are written to Port 3 pins, they are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 3 pins that are externally being pulled low will source current (I<sub>IL</sub>) because of the pull-ups.

Port 3 receives some control signals for Flash programming and verification.

Port 3 also serves the functions of various special features of the AT89S52, as shown in the following table.

| Port Pin | Alternate Functions                    |
|----------|----------------------------------------|
| P3.0     | RXD (serial input port)                |
| P3.1     | TXD (serial output port)               |
| P3.2     | INTO (external Interrupt 0)            |
| P3.3     | INT1 (external Interrupt 1)            |
| P3.4     | T0 (timer 0 external input)            |
| P3.5     | T1 (timer 1 external input)            |
| P3.6     | WR (external data memory write strobe) |
| P3.7     | RD (external data memory read strobe)  |

#### 4.7 RST

Reset input. A high on this pin for two machine cycles while the oscillator is running resets the device. This pin drives high for 98 oscillator periods after the Watchdog times out. The DISRTO bit in SFR AUXR (address 8EH) can be used to disable this feature. In the default state of bit DISRTO, the RESET HIGH out feature is enabled.

#### 4.8 ALE/PROG

Address Latch Enable (ALE) is an output pulse for latching the low byte of the address during accesses to external memory. This pin is also the program pulse input (PROG) during Flash programming.

In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency and may be used for external timing or clocking purposes. Note, however, that one ALE pulse is skipped during each access to external data memory.

If desired, ALE operation can be disabled by setting bit 0 of SFR location 8EH. With the bit set, ALE is active only during a MOVX or MOVC instruction. Otherwise, the pin is weakly pulled high. Setting the ALE-disable bit has no effect if the microcontroller is in external execution mode.





## **UG Program in Electronics & Telecommunication Engineering**



#### 4.9 PSEN

Program Store Enable (PSEN) is the read strobe to external program memory.

When the AT89S52 is executing code from external program memory, <u>PSEN</u> is activated twice each machine cycle, except that two <u>PSEN</u> activations are skipped during each access to external data memory.

#### 4.10 EA/VPP

External Access Enable. EA must be strapped to GND in order to enable the device to fetch code from external program memory locations starting at 0000H up to FFFFH. Note, however, that if lock bit 1 is programmed, EA will be internally latched on reset.

EA should be strapped to V<sub>CC</sub> for internal program executions.

This pin also receives the 12-volt programming enable voltage (Vpp) during Flash programming.

#### 4.11 XTAL1

Input to the inverting oscillator amplifier and input to the internal clock operating circuit.

#### 4.12 XTAL2

Output from the inverting oscillator amplifier.

#### 5. Special Function Registers

A map of the on-chip memory area called the Special Function Register (SFR) space is shown in Table 5-1.

Note that not all of the addresses are occupied, and unoccupied addresses may not be implemented on the chip. Read accesses to these addresses will in general return random data, and write accesses will have an indeterminate effect.

User software should not write 1s to these unlisted locations, since they may be used in future products to invoke new features. In that case, the reset or inactive values of the new bits will always be 0.

Timer 2 Registers: Control and status bits are contained in registers T2CON (shown in Table 5-2) and T2MOD (shown in Table 10-2) for Timer 2. The register pair (RCAP2H, RCAP2L) are the Capture/Reload registers for Timer 2 in 16-bit capture mode or 16-bit auto-reload mode.

Interrupt Registers: The individual interrupt enable bits are in the IE register. Two priorities can be set for each of the six interrupt sources in the IP register.

6 AT89S52



# **UG Program in Electronics & Telecommunication Engineering**

AT89S52

Table 5-1. AT89S52 SFR Map and Reset Values

| 0F8H |                   |                    |                    |                    |                  |                  |                      |                   | 0FFH |
|------|-------------------|--------------------|--------------------|--------------------|------------------|------------------|----------------------|-------------------|------|
| 0F0H | 000000000<br>B    |                    |                    |                    |                  |                  |                      |                   | 0F7H |
| 0E8H |                   |                    |                    |                    |                  |                  |                      |                   | 0EFH |
| 0E0H | ACC<br>00000000   |                    |                    |                    |                  |                  |                      |                   | 0E7H |
| 0D8H |                   |                    |                    |                    |                  |                  |                      |                   | 0DFH |
| 0D0H | PSW<br>00000000   |                    |                    |                    |                  |                  |                      |                   | OD7H |
| 0C8H | T2CON<br>00000000 | T2MOD<br>XXXXXXX00 | RCAP2L<br>00000000 | RCAP2H<br>00000000 | TL2<br>00000000  | TH2<br>00000000  |                      |                   | 0CFH |
| 0C0H |                   |                    |                    |                    |                  |                  |                      |                   | 0C7H |
| 0B8H | IP<br>XX000000    |                    |                    |                    |                  |                  |                      |                   | OBFH |
| 0B0H | P3<br>11111111    |                    |                    |                    |                  |                  |                      |                   | 0B7H |
| 0A8H | 0X000000          |                    |                    |                    |                  |                  |                      |                   | 0AFH |
| 0A0H | P2<br>11111111    |                    | AUXR1<br>XXXXXXXX  |                    |                  |                  | WDTRST<br>XXXXXXXXXX |                   | 0A7H |
| 98H  | SCON<br>00000000  | SBUF<br>XXXXXXXXX  |                    |                    |                  |                  |                      |                   | 9FH  |
| 90H  | P1<br>11111111    |                    |                    |                    |                  |                  |                      |                   | 97H  |
| 88H  | TCON<br>00000000  | TMOD<br>00000000   | TL0<br>00000000    | TL1<br>00000000    | TH0<br>00000000  | TH1<br>00000000  | AUXR<br>XXXXXXXX     |                   | 8FH  |
| 90H  | P0<br>11111111    | SP<br>00000111     | DP0L<br>00000000   | DP0H<br>00000000   | DP1L<br>00000000 | DP1H<br>00000000 |                      | PCON<br>0XXXX0000 | 87H  |





# **UG Program in Electronics & Telecommunication Engineering**



Table 5-2. T2CON – Timer/Counter 2 Control Register

| T2CON           | T2CON Address = 0C8H Reset Value = 0000 0000B |      |      |      |       |     |      |        |  |  |
|-----------------|-----------------------------------------------|------|------|------|-------|-----|------|--------|--|--|
| Bit Addressable |                                               |      |      |      |       |     |      |        |  |  |
| DII.            | TF2                                           | EXF2 | RCLK | TCLK | EXEN2 | TR2 | C/T2 | CP/RL2 |  |  |
| Bit             | 7                                             | 6    | 5    | 4    | 3     | 2   | 1    | 0      |  |  |

| Symbol | Function                                                                                                                                                                                                                                                                                                                                         |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TF2    | Timer 2 overflow flag set by a Timer 2 overflow and must be cleared by software. TF2 will not be set when either RCLK = 1 or TCLK = 1.                                                                                                                                                                                                           |
| EXF2   | Timer 2 external flag set when either a capture or reload is caused by a negative transition on T2EX and EXEN2 = 1.  When Timer 2 Interrupt is enabled, EXF2 = 1 will cause the CPU to vector to the Timer 2 Interrupt routine. EXF2 must be cleared by software. EXF2 does not cause an interrupt in up/down counter mode (DCEN = 1).           |
| RCLK   | Receive clock enable. When set, causes the serial port to use Timer 2 overflow pulses for its receive clock in serial port Modes 1 and 3. RCLK = 0 causes Timer 1 overflow to be used for the receive clock.                                                                                                                                     |
| TCLK   | Transmit clock enable. When set, causes the serial port to use Timer 2 overflow pulses for its transmit clock in serial port Modes 1 and 3. TCLK = 0 causes Timer 1 overflows to be used for the transmit clock.                                                                                                                                 |
| EXEN2  | Timer 2 external enable. When set, allows a capture or reload to occur as a result of a negative transition on T2EX if Timer 2 is not being used to clock the serial port. EXEN2 = 0 causes Timer 2 to Ignore events at T2EX.                                                                                                                    |
| TR2    | Start/Stop control for Timer 2. TR2 = 1 starts the timer.                                                                                                                                                                                                                                                                                        |
| C/T2   | Timer or counter select for Timer 2. $C/\overline{12} = 0$ for timer function. $C/\overline{12} = 1$ for external event counter (falling edge triggered).                                                                                                                                                                                        |
| CP/RL2 | Capture/Reload select. CP/RL2 = 1 causes captures to occur on negative transitions at T2EX if EXEN2 = 1. CP/RL2 = 0 causes automatic reloads to occur when Timer 2 overflows or negative transitions occur at T2EX when EXEN2 = 1. When either RCLK or TCLK = 1, this bit is ignored and the timer is forced to auto-reload on Timer 2 overflow. |

AT89S52 ■



## **UG Program in Electronics & Telecommunication Engineering**

AT89S52

Table 5-3. AUXR: Auxiliary Register

| AUXR   | Address                       | Address = 8EH Reset Value = XXX00XX0B |               |               |               |                |      |   |        |  |  |
|--------|-------------------------------|---------------------------------------|---------------|---------------|---------------|----------------|------|---|--------|--|--|
|        | Not Bit Addressable           |                                       |               |               |               |                |      |   |        |  |  |
|        |                               | -                                     | -             | -             | WDIDLE        | DISRTO         | -    | - | DISALE |  |  |
|        | Bit                           | 7                                     | 6             | 5             | 4             | 3              | 2    | 1 | 0      |  |  |
|        |                               |                                       |               |               |               |                |      |   |        |  |  |
| -      | Reserved for future expansion |                                       |               |               |               |                |      |   |        |  |  |
| DISALE | Disable/Enat                  | ble ALE                               |               |               |               |                |      |   |        |  |  |
|        | DISALE                        | Operating                             | Mode          |               |               |                |      |   |        |  |  |
|        | 0                             | ALE is em                             | itted at a co | nstant rate   | of 1/6 the os | cillator frequ | ency |   |        |  |  |
|        | 1                             | ALE is act                            | we only dur   | ing a MOVX    | or MOVC In    | struction      |      |   |        |  |  |
| DISRTO | Disable/Enat                  | ble Reset ou                          | t             |               |               |                |      |   |        |  |  |
|        | DISRTO                        |                                       |               |               |               |                |      |   |        |  |  |
|        | 0                             | Reset pin                             | ls driven Hi  | gh after WD   | T times out   |                |      |   |        |  |  |
|        | 1                             | Reset pin                             | is input only | 1             |               |                |      |   |        |  |  |
| WDIDLE | Disable/Enat                  | ble WDT in i                          | DLE mode      |               |               |                |      |   |        |  |  |
|        | WDIDLE                        |                                       |               |               |               |                |      |   |        |  |  |
|        | 0                             | WDT cont                              | Inues to cou  | unt in IDLE r | node          |                |      |   |        |  |  |
|        | 1                             | WDT halts                             | counting in   | IDLE mode     | 9             |                |      |   |        |  |  |

Dual Data Pointer Registers: To facilitate accessing both internal and external data memory, two banks of 16-bit Data Pointer Registers are provided: DP0 at SFR address locations 82H-83H and DP1 at 84H-85H. Bit DPS = 0 in SFR AUXR1 selects DP0 and DPS = 1 selects DP1. The user should ALWAYS initialize the DPS bit to the appropriate value before accessing the respective Data Pointer Register.

Power Off Flag: The Power Off Flag (POF) is located at bit 4 (PCON.4) in the PCON SFR. POF is set to "1" during power up. It can be set and rest under software control and is not affected by reset.

Table 5-4. AUXR1: Auxiliary Register 1

| AUXR1 | Address             | Address = A2H Reset Value = XXXXXXXX0B |            |             |     |   |   |   |   |  |  |  |
|-------|---------------------|----------------------------------------|------------|-------------|-----|---|---|---|---|--|--|--|
|       | Not Bit Addressable |                                        |            |             |     |   |   |   |   |  |  |  |
|       | DPS                 |                                        |            |             |     |   |   |   |   |  |  |  |
|       | Bit                 | 7                                      | 6          | 5           | 4   | 3 | 2 | 1 | 0 |  |  |  |
|       |                     |                                        |            |             |     |   |   |   |   |  |  |  |
| -     | Reserved for        | r future expa                          | ansion     |             |     |   |   |   |   |  |  |  |
| DPS   | Data Pointer        | Register Se                            | elect      |             |     |   |   |   |   |  |  |  |
|       | DPS                 |                                        |            |             |     |   |   |   |   |  |  |  |
|       | 0                   | Selects D                              | PTR Regist | ers DPOL, D | P0H |   |   |   |   |  |  |  |
|       | 1                   | Selects D                              | PTR Regist | ers DP1L, D | P1H |   |   |   |   |  |  |  |



8



### **UG Program in Electronics & Telecommunication Engineering**



#### 6. Memory Organization

MCS-51 devices have a separate address space for Program and Data Memory. Up to 64K bytes each of external Program and Data Memory can be addressed.

#### 6.1 Program Memory

If the EA pin is connected to GND, all program fetches are directed to external memory.

On the AT89S52, if EA is connected to V<sub>CC</sub>, program fetches to addresses 0000H through 1FFFH are directed to internal memory and fetches to addresses 2000H through FFFFH are to external memory.

#### 6.2 Data Memory

The AT89S52 implements 256 bytes of on-chip RAM. The upper 128 bytes occupy a parallel address space to the Special Function Registers. This means that the upper 128 bytes have the same addresses as the SFR space but are physically separate from SFR space.

When an instruction accesses an internal location above address 7FH, the address mode used in the instruction specifies whether the CPU accesses the upper 128 bytes of RAM or the SFR space. Instructions which use direct addressing access the SFR space.

For example, the following direct addressing instruction accesses the SFR at location 0A0H (which is P2).

MOV OAOH, #data

Instructions that use indirect addressing access the upper 128 bytes of RAM. For example, the following indirect addressing instruction, where R0 contains 0A0H, accesses the data byte at address 0A0H, rather than P2 (whose address is 0A0H).

MOV @RO, #data

Note that stack operations are examples of indirect addressing, so the upper 128 bytes of data RAM are available as stack space.

#### 7. Watchdog Timer (One-time Enabled with Reset-out)

The WDT is intended as a recovery method in situations where the CPU may be subjected to software upsets. The WDT consists of a 14-bit counter and the Watchdog Timer Reset (WDTRST) SFR. The WDT is defaulted to disable from exiting reset. To enable the WDT, a user must write 01EH and 0E1H in sequence to the WDTRST register (SFR location 0A6H). When the WDT is enabled, it will increment every machine cycle while the oscillator is running. The WDT timeout period is dependent on the external clock frequency. There is no way to disable the WDT except through reset (either hardware reset or WDT overflow reset). When WDT overflows, it will drive an output RESET HIGH pulse at the RST pin.

#### 7.1 Using the WDT

To enable the WDT, a user must write 01EH and 0E1H in sequence to the WDTRST register (SFR location 0A6H). When the WDT is enabled, the user needs to service it by writing 01EH and 0E1H to WDTRST to avoid a WDT overflow. The 14-bit counter overflows when it reaches 16383 (3FFFH), and this will reset the device. When the WDT is enabled, it will increment every machine cycle while the oscillator is running. This means the user must reset the WDT at least every 16383 machine cycles. To reset the WDT the user must write 01EH and 0E1H to WDTRST. WDTRST is a write-only register. The WDT counter cannot be read or written. When

#### 10 AT89S52 ■



## **UG Program in Electronics & Telecommunication Engineering**

AT89S52

WDT overflows, it will generate an output RESET pulse at the RST pin. The RESET pulse duration is 98xTOSC, where TOSC = 1/FOSC. To make the best use of the WDT, it should be serviced in those sections of code that will periodically be executed within the time required to prevent a WDT reset.

#### 7.2 WDT During Power-down and Idle

In Power-down mode the oscillator stops, which means the WDT also stops. While in Power-down mode, the user does not need to service the WDT. There are two methods of exiting Power-down mode: by a hardware reset or via a level-activated external interrupt which is enabled prior to entering Power-down mode. When Power-down is exited with hardware reset, servicing the WDT should occur as it normally does whenever the AT89S52 is reset. Exiting Power-down with an interrupt is significantly different. The interrupt is held low long enough for the oscillator to stabilize. When the interrupt is brought high, the interrupt is serviced. To prevent the WDT from resetting the device while the interrupt pin is held low, the WDT is not started until the interrupt is pulled high. It is suggested that the WDT be reset during the interrupt service for the interrupt used to exit Power-down mode.

To ensure that the WDT does not overflow within a few states of exiting Power-down, it is best to reset the WDT just before entering Power-down mode.

Before going into the IDLE mode, the WDIDLE bit in SFR AUXR is used to determine whether the WDT continues to count if enabled. The WDT keeps counting during IDLE (WDIDLE bit = 0) as the default state. To prevent the WDT from resetting the AT89S52 while in IDLE mode, the user should always set up a timer that will periodically exit IDLE, service the WDT, and reenter IDLE mode.

With WDIDLE bit enabled, the WDT will stop to count in IDLE mode and resumes the count upon exit from IDLE.

#### UART

The UART in the AT89S52 operates the same way as the UART in the AT89C51 and AT89C52. For further information on the UART operation, please click on the document link below:

http://www.atmel.com/dyn/resources/prod\_documents/DOC4316.PDF

#### 9. Timer 0 and 1

Timer 0 and Timer 1 in the AT89S52 operate the same way as Timer 0 and Timer 1 in the AT89C51 and AT89C52. For further information on the timers' operation, please click on the document link below:

http://www.atmel.com/dyn/resources/prod\_documents/DOC4316.PDF



11



## **UG Program in Electronics & Telecommunication Engineering**



#### 10. Timer 2

Timer 2 is a 16-bit Timer/Counter that can operate as either a timer or an event counter. The type of operation is selected by bit C/T2 in the SFR T2CON (shown in Table 5-2). Timer 2 has three operating modes: capture, auto-reload (up or down counting), and baud rate generator. The modes are selected by bits in T2CON, as shown in Table 10-1. Timer 2 consists of two 8-bit registers, TH2 and TL2. In the Timer function, the TL2 register is incremented every machine cycle. Since a machine cycle consists of 12 oscillator periods, the count rate is 1/12 of the oscillator frequency.

Table 10-1. Timer 2 Operating Modes

| RCLK +TCLK | CP/RL2 | TR2 | MODE                |
|------------|--------|-----|---------------------|
| 0          | 0      | 1   | 16-bit Auto-reload  |
| 0          | 1      | 1   | 16-bit Capture      |
| 1          | X      | 1   | Baud Rate Generator |
| X          | x      | 0   | (Off)               |

In the Counter function, the register is incremented in response to a 1-to-0 transition at its corresponding external input pin, T2. In this function, the external input is sampled during S5P2 of every machine cycle. When the samples show a high in one cycle and a low in the next cycle, the count is incremented. The new count value appears in the register during S3P1 of the cycle following the one in which the transition was detected. Since two machine cycles (24 oscillator periods) are required to recognize a 1-to-0 transition, the maximum count rate is 1/24 of the oscillator frequency. To ensure that a given level is sampled at least once before it changes, the level should be held for at least one full machine cycle.

#### 10.1 Capture Mode

In the capture mode, two options are selected by bit EXEN2 in T2CON. If EXEN2 = 0, Timer 2 is a 16-bit timer or counter which upon overflow sets bit TF2 in T2CON. This bit can then be used to generate an interrupt. If EXEN2 = 1, Timer 2 performs the same operation, but a 1-to-0 transition at external input T2EX also causes the current value in TH2 and TL2 to be captured into RCAP2H and RCAP2L, respectively. In addition, the transition at T2EX causes bit EXF2 in T2CON to be set. The EXF2 bit, like TF2, can generate an interrupt. The capture mode is illustrated in Figure 10-1.

#### 10.2 Auto-reload (Up or Down Counter)

Timer 2 can be programmed to count up or down when configured in its 16-bit auto-reload mode. This feature is invoked by the DCEN (Down Counter Enable) bit located in the SFR T2MOD (see Table 10-2). Upon reset, the DCEN bit is set to 0 so that timer 2 will default to count up. When DCEN is set, Timer 2 can count up or down, depending on the value of the T2EX pin.

12 AT89S52 I



## **UG Program in Electronics & Telecommunication Engineering**

AT89S52

Figure 10-1. Timer in Capture Mode



Table 10-2. T2MOD – Timer 2 Mode Control Register

| T2MOD Address = 0C9H Reset Value = XXXX XX00B |                                                                               |                 |                 |     |  |  |  |      |  |  |  |  |
|-----------------------------------------------|-------------------------------------------------------------------------------|-----------------|-----------------|-----|--|--|--|------|--|--|--|--|
|                                               |                                                                               |                 |                 |     |  |  |  |      |  |  |  |  |
| Not Bit Addressable                           |                                                                               |                 |                 |     |  |  |  |      |  |  |  |  |
|                                               | T20E                                                                          |                 |                 |     |  |  |  | DCEN |  |  |  |  |
| Bit                                           | 7                                                                             | 7 6 5 4 3 2 1 0 |                 |     |  |  |  |      |  |  |  |  |
| Symbol                                        | Functi                                                                        | on              |                 |     |  |  |  |      |  |  |  |  |
| _                                             | Not Imp                                                                       | plemented, re   | served for futu | ure |  |  |  |      |  |  |  |  |
| T2OE                                          | T2OE Timer 2 Output Enable bit                                                |                 |                 |     |  |  |  |      |  |  |  |  |
| DCEN                                          | DCEN When set, this bit allows Timer 2 to be configured as an up/down counter |                 |                 |     |  |  |  |      |  |  |  |  |

Figure 10-2 shows Timer 2 automatically counting up when DCEN = 0. In this mode, two options are selected by bit EXEN2 in T2CON. If EXEN2 = 0, Timer 2 counts up to 0FFFFH and then sets the TF2 bit upon overflow. The overflow also causes the timer registers to be reloaded with the 16-bit value in RCAP2H and RCAP2L. The values in Timer in Capture ModeRCAP2H and RCAP2L are preset by software. If EXEN2 = 1, a 16-bit reload can be triggered either by an overflow or by a 1-to-0 transition at external input T2EX. This transition also sets the EXF2 bit. Both the TF2 and EXF2 bits can generate an interrupt if enabled.

Setting the DCEN bit enables Timer 2 to count up or down, as shown in Figure 10-2. In this mode, the T2EX pin controls the direction of the count. A logic 1 at T2EX makes Timer 2 count up. The timer will overflow at 0FFFFH and set the TF2 bit. This overflow also causes the 16-bit value in RCAP2H and RCAP2L to be reloaded into the timer registers, TH2 and TL2, respectively.

A logic 0 at T2EX makes Timer 2 count down. The timer underflows when TH2 and TL2 equal the values stored in RCAP2H and RCAP2L. The underflow sets the TF2 bit and causes 0FFFFH to be reloaded into the timer registers.

The EXF2 bit toggles whenever Timer 2 overflows or underflows and can be used as a 17th bit of resolution. In this operating mode, EXF2 does not flag an interrupt.



13



# **UG Program in Electronics & Telecommunication Engineering**



Figure 10-2. Timer 2 Auto Reload Mode (DCEN = 0)



Figure 10-3. Timer 2 Auto Reload Mode (DCEN = 1)



14 AT89S52 I



## **UG Program in Electronics & Telecommunication Engineering**

■ AT89S52

#### 11. Baud Rate Generator

Timer 2 is selected as the baud rate generator by setting TCLK and/or RCLK in T2CON (Table 5-2). Note that the baud rates for transmit and receive can be different if Timer 2 is used for the receiver or transmitter and Timer 1 is used for the other function. Setting RCLK and/or TCLK puts Timer 2 into its baud rate generator mode, as shown in Figure 11-1.

The baud rate generator mode is similar to the auto-reload mode, in that a rollover in TH2 causes the Timer 2 registers to be reloaded with the 16-bit value in registers RCAP2H and RCAP2L, which are preset by software.

The baud rates in Modes 1 and 3 are determined by Timer 2's overflow rate according to the following equation.

The Timer can be configured for either timer or counter operation. In most applications, it is configured for timer operation (CP/T2 = 0). The timer operation is different for Timer 2 when it is used as a baud rate generator. Normally, as a timer, it increments every machine cycle (at 1/12 the oscillator frequency). As a baud rate generator, however, it increments every state time (at 1/2 the oscillator frequency). The baud rate formula is given below.

where (RCAP2H, RCAP2L) is the content of RCAP2H and RCAP2L taken as a 16-bit unsigned integer.

Timer 2 as a baud rate generator is shown in Figure 11-1. This figure is valid only if RCLK or TCLK = 1 in T2CON. Note that a rollover in TH2 does not set TF2 and will not generate an interrupt. Note too, that if EXEN2 is set, a 1-to-0 transition in T2EX will set EXF2 but will not cause a reload from (RCAP2H, RCAP2L) to (TH2, TL2). Thus, when Timer 2 is in use as a baud rate generator, T2EX can be used as an extra external interrupt.

Note that when Timer 2 is running (TR2 = 1) as a timer in the baud rate generator mode, TH2 or TL2 should not be read from or written to. Under these conditions, the Timer is incremented every state time, and the results of a read or write may not be accurate. The RCAP2 registers may be read but should not be written to, because a write might overlap a reload and cause write and/or reload errors. The timer should be turned off (clear TR2) before accessing the Timer 2 or RCAP2 registers.



15



## **UG Program in Electronics & Telecommunication Engineering**



Figure 11-1. Timer 2 in Baud Rate Generator Mode



#### 12. Programmable Clock Out

A 50% duty cycle clock can be programmed to come out on P1.0, as shown in Figure 12-1. This pin, besides being a regular I/O pin, has two alternate functions. It can be programmed to input the external clock for Timer/Counter 2 or to output a 50% duty cycle clock ranging from 61 Hz to 4 MHz (for a 16-MHz operating frequency).

To configure the Timer/Counter 2 as a clock generator, bit C/T2 (T2CON.1) must be cleared and bit T2OE (T2MOD.1) must be set. Bit TR2 (T2CON.2) starts and stops the timer.

The clock-out frequency depends on the oscillator frequency and the reload value of Timer 2 capture registers (RCAP2H, RCAP2L), as shown in the following equation.

Clock-Out Frequency = 
$$\frac{\text{Oscillator Frequency}}{4 \times [65536-(\text{RCAP2H}, \text{RCAP2L})]}$$

In the clock-out mode, Timer 2 roll-overs will not generate an interrupt. This behavior is similar to when Timer 2 is used as a baud-rate generator. It is possible to use Timer 2 as a baud-rate generator and a clock generator simultaneously. Note, however, that the baud-rate and clock-out frequencies cannot be determined independently from one another since they both use RCAP2H and RCAP2L.

16 AT89S52



## **UG Program in Electronics & Telecommunication Engineering**

■ AT89S52

Figure 12-1. Timer 2 in Clock-Out Mode



#### 13. Interrupts

The AT89S52 has a total of six interrupt vectors: two external interrupts (INTO and INT1), three timer interrupts (Timers 0, 1, and 2), and the serial port interrupt. These interrupts are all shown in Figure 13-1.

Each of these interrupt sources can be individually enabled or disabled by setting or clearing a bit in Special Function Register IE. IE also contains a global disable bit, EA, which disables all interrupts at once.

Note that Table 13-1 shows that bit position IE.6 is unimplemented. User software should not write a 1 to this bit position, since it may be used in future AT89 products.

Timer 2 interrupt is generated by the logical OR of bits TF2 and EXF2 in register T2CON. Neither of these flags is cleared by hardware when the service routine is vectored to. In fact, the service routine may have to determine whether it was TF2 or EXF2 that generated the interrupt, and that bit will have to be cleared in software.

The Timer 0 and Timer 1 flags, TF0 and TF1, are set at S5P2 of the cycle in which the timers overflow. The values are then polled by the circuitry in the next cycle. However, the Timer 2 flag, TF2, is set at S2P2 and is polled in the same cycle in which the timer overflows.



Project Name: PC CONTROLLED SCROLLING MESSAGE DISPLAY

17



## **UG Program in Electronics & Telecommunication Engineering**



Table 13-1. Interrupt Enable (IE) Register



User software should never write 1s to reserved bits, because they may be used in future AT89 products.

Figure 13-1. Interrupt Sources



18 AT89S52 I



## **UG Program in Electronics & Telecommunication Engineering**

AT89S52

#### 14. Oscillator Characteristics

XTAL1 and XTAL2 are the input and output, respectively, of an inverting amplifier that can be configured for use as an on-chip oscillator, as shown in Figure 16-1. Either a quartz crystal or ceramic resonator may be used. To drive the device from an external clock source, XTAL2 should be left unconnected while XTAL1 is driven, as shown in Figure 16-2. There are no requirements on the duty cycle of the external clock signal, since the input to the internal clocking circuitry is through a divide-by-two flip-flop, but minimum and maximum voltage high and low time specifications must be observed.

#### 15. Idle Mode

In idle mode, the CPU puts itself to sleep while all the on-chip peripherals remain active. The mode is invoked by software. The content of the on-chip RAM and all the special functions registers remain unchanged during this mode. The idle mode can be terminated by any enabled interrupt or by a hardware reset.

Note that when idle mode is terminated by a hardware reset, the device normally resumes program execution from where it left off, up to two machine cycles before the internal reset algorithm takes control. On-chip hardware inhibits access to internal RAM in this event, but access to the port pins is not inhibited. To eliminate the possibility of an unexpected write to a port pin when idle mode is terminated by a reset, the instruction following the one that invokes idle mode should not write to a port pin or to external memory.

#### Power-down Mode

In the Power-down mode, the oscillator is stopped, and the instruction that invokes Power-down is the last instruction executed. The on-chip RAM and Special Function Registers retain their values until the Power-down mode is terminated. Exit from Power-down mode can be initiated either by a hardware reset or by an enabled external interrupt. Reset redefines the SFRs but does not change the on-chip RAM. The reset should not be activated before V<sub>CC</sub> is restored to its normal operating level and must be held active long enough to allow the oscillator to restart and stabilize.

Figure 16-1. Oscillator Connections



Note: 1. C1, C2 = 30 pF±10 pF for Crystals = 40 pF±10 pF for Ceramic Resonators



19



## **UG Program in Electronics & Telecommunication Engineering**



Figure 16-2. External Clock Drive Configuration



Table 16-1. Status of External Pins During Idle and Power-down Modes

|            | Program  |     |      |       |       |         |       |
|------------|----------|-----|------|-------|-------|---------|-------|
| Mode       | Memory   | ALE | PSEN | PORT0 | PORT1 | PORT2   | PORT3 |
| Idle       | Internal | 1   | 1    | Data  | Data  | Data    | Data  |
| Idle       | External | 1   | 1    | Float | Data  | Address | Data  |
| Power-down | Internal | 0   | 0    | Data  | Data  | Data    | Data  |
| Power-down | External | 0   | 0    | Float | Data  | Data    | Data  |

#### 17. Program Memory Lock Bits

The AT89S52 has three lock bits that can be left unprogrammed (U) or can be programmed (P) to obtain the additional features listed in Table 17-1.

Table 17-1. Lock Bit Protection Modes

| Program Lock Bits |   |   |   |                                                                                                                                                                                                                           |
|-------------------|---|---|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LB1 LB2 LB3       |   |   |   | Protection Type                                                                                                                                                                                                           |
| 1                 | U | U | U | No program lock features                                                                                                                                                                                                  |
| 2                 | P | 5 | ٥ | MOVC Instructions executed from external program memory_<br>are disabled from fetching code bytes from internal memory, EA<br>is sampled and latched on reset, and further programming of<br>the Flash memory is disabled |
| 3                 | P | Р | U | Same as mode 2, but verify is also disabled                                                                                                                                                                               |
| 4                 | Р | Р | Р | Same as mode 3, but external execution is also disabled                                                                                                                                                                   |

When lock bit 1 is programmed, the logic level at the  $\overline{\mathsf{EA}}$  pin is sampled and latched during reset. If the device is powered up without a reset, the latch initializes to a random value and holds that value until reset is activated. The latched value of  $\overline{\mathsf{EA}}$  must agree with the current logic level at that pin in order for the device to function properly.

AT89S52

20



## **UG Program in Electronics & Telecommunication Engineering**

AT89S52

#### 18. Programming the Flash – Parallel Mode

The AT89S52 is shipped with the on-chip Flash memory array ready to be programmed. The programming interface needs a high-voltage (12-volt) program enable signal and is compatible with conventional third-party Flash or EPROM programmers.

The AT89S52 code memory array is programmed byte-by-byte.

Programming Algorithm: Before programming the AT89S52, the address, data, and control signals should be set up according to the "Flash Programming Modes" (Table 22-1) and Figure 22-1 and Figure 22-2. To program the AT89S52, take the following steps:

- Input the desired memory location on the address lines.
- Input the appropriate data byte on the data lines.
- Activate the correct combination of control signals.
- Raise EA/V<sub>PP</sub> to 12V.
- Pulse ALE/PROG once to program a byte in the Flash array or the lock bits. The bytewrite cycle is self-timed and typically takes no more than 50 μs. Repeat steps 1 through 5, changing the address and data for the entire array or until the end of the object file is reached.

Data Polling: The AT89S52 features Data Polling to indicate the end of a byte write cycle. During a write cycle, an attempted read of the last byte written will result in the complement of the written data on P0.7. Once the write cycle has been completed, true data is valid on all outputs, and the next cycle may begin. Data Polling may begin any time after a write cycle has been initiated.

Ready/Busy: The progress of byte programming can also be monitored by the RDY/BSY output signal. P3.0 is pulled low after ALE goes high during programming to indicate BUSY. P3.0 is pulled high again when programming is done to indicate READY.

Program Verify: If lock bits LB1 and LB2 have not been programmed, the programmed code data can be read back via the address and data lines for verification. The status of the individual lock bits can be verified directly by reading them back.

Reading the Signature Bytes: The signature bytes are read by the same procedure as a normal verification of locations 000H, 100H, and 200H, except that P3.6 and P3.7 must be pulled to a logic low. The values returned are as follows.

(000H) = 1EH indicates manufactured by Atmel

(100H) = 52H indicates AT89S52

(200H) = 06H

Chip Erase: In the parallel programming mode, a chip erase operation is initiated by using the proper combination of control signals and by pulsing ALE/PROG low for a duration of 200 ns -

In the serial programming mode, a chip erase operation is initiated by issuing the Chip Erase instruction. In this mode, chip erase is self-timed and takes about 500 ms.

During chip erase, a serial read from any address location will return 00H at the data output.





### **UG Program in Electronics & Telecommunication Engineering**



#### 19. Programming the Flash - Serial Mode

The Code memory array can be programmed using the serial ISP interface while RST is pulled to  $V_{\rm cc}$ . The serial interface consists of pins SCK, MOSI (input) and MISO (output). After RST is set high, the Programming Enable instruction needs to be executed first before other operations can be executed. Before a reprogramming sequence can occur, a Chip Erase operation is required.

The Chip Erase operation turns the content of every memory location in the Code array into

Either an external system clock can be supplied at pin XTAL1 or a crystal needs to be connected across pins XTAL1 and XTAL2. The maximum serial clock (SCK) frequency should be less than 1/16 of the crystal frequency. With a 33 MHz oscillator clock, the maximum SCK frequency is 2 MHz

#### 20. Serial Programming Algorithm

To program and verify the AT89S52 in the serial programming mode, the following sequence is recommended:

- Power-up sequence:
  - a. Apply power between VCC and GND pins.
  - b. Set RST pin to "H".

If a crystal is not connected across pins XTAL1 and XTAL2, apply a 3 MHz to 33 MHz clock to XTAL1 pin and wait for at least 10 milliseconds.

- Enable serial programming by sending the Programming Enable serial instruction to pin MOSI/P1.5. The frequency of the shift clock supplied at pin SCK/P1.7 needs to be less than the CPU clock at XTAL1 divided by 16.
- The Code array is programmed one byte at a time in either the Byte or Page mode. The write cycle is self-timed and typically takes less than 0.5 ms at 5V.
- Any memory location can be verified by using the Read instruction which returns the content at the selected address at serial output MISO/P1.6.
- At the end of a programming session, RST can be set low to commence normal device operation.

Power-off sequence (if needed):

- 1. Set XTAL1 to "L" (if a crystal is not used).
- 2. Set RST to "L".
- Turn V<sub>CC</sub> power off.

Data Polling: The Data Polling feature is also available in the serial mode. In this mode, during a write cycle an attempted read of the last byte written will result in the complement of the MSB of the serial output byte on MISO.

#### 21. Serial Programming Instruction Set

The Instruction Set for Serial Programming follows a 4-byte protocol and is shown in Table 24-1.

22 AT89S52 ==



## **UG Program in Electronics & Telecommunication Engineering**

AT89S52

#### 22. Programming Interface - Parallel Mode

Every code byte in the Flash array can be programmed by using the appropriate combination of control signals. The write operation cycle is self-timed and once initiated, will automatically time itself to completion.

Most major worldwide programming vendors offer support for the Atmel AT89 microcontroller series. Please contact your local programming vendor for the appropriate software revision.

Table 22-1. Flash Programming Modes

|                           |     | _   |      |        |          |      | _    |      |      |      |                        |         |        |
|---------------------------|-----|-----|------|--------|----------|------|------|------|------|------|------------------------|---------|--------|
|                           |     |     |      | ALE/   | EA/      |      |      |      |      |      | P0.7-0                 | P2.4-0  | P1.7-0 |
| Mode                      | Voc | RST | PSEN | PROG   | $V_{pp}$ | P2.6 | P2.7 | P3.3 | P3.6 | P3.7 | Data                   | Address |        |
| Write Code Data           | БV  | Н   | L    | { 3    | 12V      | L    | Н    | Н    | Н    | Н    | D <sub>IN</sub>        | A12-8   | A7-0   |
| Read Code Data            | БV  | Н   | L    | Н      | Н        | L    | L    | L    | Н    | Ξ    | D <sub>OUT</sub>       | A12-8   | A7-0   |
| Write Lock Bit 1          | БV  | Н   | L    | { 3    | 12V      | Н    | Н    | н    | Н    | H    | X                      | X       | x      |
| Write Lock Bit 2          | БV  | н   | L    | ζ,     | 12V      | н    | н    | н    | L    | L    | X                      | X       | х      |
| Write Lock Bit 3          | БV  | н   | L    | \<br>• | 12V      | н    | L    | н    | н    | L    | х                      | х       | х      |
| Read Lock Bits<br>1, 2, 3 | БV  | н   | L    | Н      | н        | н    | н    | L    | н    | L    | P0.2,<br>P0.3,<br>P0.4 | x       | х      |
| Chip Erase                | БV  | н   | L    | >      | 12V      | н    | L    | н    | L    | L    | x                      | x       | x      |
| Read Atmel ID             | БV  | Н   | L    | Н      | Н        | L    | L    | L    | L    | _    | 1EH                    | X 0000  | 00H    |
| Read Device ID            | 5V  | Н   | L    | Н      | Н        | L    | L    | L    | L    | L    | 52H                    | X 0001  | 00H    |
| Read Device ID            | БV  | Н   | L    | Н      | Н        | L    | L    | L    | L    | L    | 06H                    | X 0010  | 00H    |

Notes: 1. Each PROG pulse is 200 ns - 500 ns for Chip Erase.

- 2. Each PROG pulse is 200 ns 500 ns for Write Code Data.
- 3. Each PROG pulse is 200 ns 500 ns for Write Lock Bits.
- 4. RDY/BSY signal is output on P3.0 during programming.
- X = don't care.





## **UG Program in Electronics & Telecommunication Engineering**



Figure 22-1. Programming the Flash Memory (Parallel Mode)



Figure 22-2. Verifying the Flash Memory (Parallel Mode)



24 AT89S52 I



## **UG Program in Electronics & Telecommunication Engineering**

AT89S52

#### 23. Flash Programming and Verification Characteristics (Parallel Mode)

 $T_A = 20$  °C to 30 °C,  $V_{CC} = 4.5$  to 5.5V

| Symbol              | Parameter                         | Min                  | Max                  | Units |
|---------------------|-----------------------------------|----------------------|----------------------|-------|
| V <sub>pp</sub>     | Programming Supply Voltage        | 11.5                 | 12.5                 | v     |
| Ipp                 | Programming Supply Current        |                      | 10                   | mA    |
| loc                 | V <sub>CC</sub> Supply Current    |                      | 30                   | mA    |
| 1/t <sub>CLCL</sub> | Oscillator Frequency              | 3                    | 33                   | MHz   |
| t <sub>AVGL</sub>   | Address Setup to PROG Low         | 48 t <sub>CLCL</sub> |                      |       |
| t <sub>GHAX</sub>   | Address Hold After PROG           | 48 t <sub>CLCL</sub> |                      |       |
| t <sub>DVGL</sub>   | Data Setup to PROG Low            | 48 t <sub>alal</sub> |                      |       |
| t <sub>GHDX</sub>   | Data Hold After PROG              | 48 t <sub>CLCL</sub> |                      |       |
| t <sub>EHSH</sub>   | P2.7 (ENABLE) High to Vpp         | 48 t <sub>alal</sub> |                      |       |
| t <sub>SHGL</sub>   | V <sub>pp</sub> Setup to PROG Low | 10                   |                      | μs    |
| t <sub>CHSL</sub>   | V <sub>pp</sub> Hold After PROG   | 10                   |                      | μs    |
| t <sub>GLGH</sub>   | PROG Width                        | 0.2                  | 1                    | μв    |
| t <sub>AVQV</sub>   | Address to Data Valid             |                      | 48 t <sub>CLCL</sub> |       |
| t <sub>ELQV</sub>   | ENABLE Low to Data Valid          |                      | 48 t <sub>CLCL</sub> |       |
| t <sub>EHQZ</sub>   | Data Float After ENABLE           | 0                    | 48 t <sub>CLCL</sub> |       |
| t <sub>GHBL</sub>   | PROG High to BUSY Low             |                      | 1.0                  | μs    |
| twc                 | Byte Write Cycle Time             |                      | 50                   | μз    |

Figure 23-1. Flash Programming and Verification Waveforms - Parallel Mode





25



## **UG Program in Electronics & Telecommunication Engineering**



Figure 23-2. Flash Memory Serial Downloading



#### 24. Flash Programming and Verification Waveforms - Serial Mode

Figure 24-1. Serial Programming Waveforms



AT89S52

26



## **UG Program in Electronics & Telecommunication Engineering**

AT89S52

Table 24-1. Serial Programming Instruction Set

|                                     | Instruction<br>Format |               |                                |                                               |                                                                                             |
|-------------------------------------|-----------------------|---------------|--------------------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------|
| Instruction                         | Byte 1                | Byte 2        | Byte 3                         | Byte 4                                        | Operation                                                                                   |
| Programming Enable                  | 1010 1100             | 0101 0011     | XXXX XXXX                      | xxxx xxxx<br>0110 1001<br>(Output on<br>MISO) | Enable Serial Programming while RST is high                                                 |
| Chip Erase                          | 1010 1100             | 100x xxxx     | XXXX XXXX                      | XXXXX XXXXX                                   | Chip Erase Flash memory<br>array                                                            |
| Read Program Memory<br>(Byte Mode)  | 0010 0000             | xxx ≤ ≦588    | 5884 8828                      | 0000 0000<br>0000                             | Read data from Program<br>memory in the byte mode                                           |
| Write Program Memory<br>(Byte Mode) | 0100 0000             | xxx & \$550   | \$\$\$\$ \$\$ <del>\$</del> \$ | පිසිස් සිසිස්                                 | Write data to Program memory in the byte mode                                               |
| Write Lock Bits <sup>(1)</sup>      | 1010 1100             | 1110 00교원     | XXXX XXXX                      | XXXX XXXX                                     | Write Lock bits. See Note (1).                                                              |
| Read Lock Bits                      | 0010 0100             | XXXX XXXX     | XXXXX XXXX                     | xxxa aa xx                                    | Read back current status of<br>the lock bits (a programmed<br>lock bit reads back as a *1") |
| Read Signature Bytes                | 0010 1000             | XXX S S S XXX | ≶xxx xxx0                      | Signature Byte                                | Read Signature Byte                                                                         |
| Read Program Memory<br>(Page Mode)  | 0011 0000             | xxx 5 5558    | Byte 0                         | Byte 1<br>Byte 255                            | Read data from Program<br>memory in the Page Mode<br>(256 bytes)                            |
| Write Program Memory<br>(Page Mode) | 0101 0000             | 2 4 4 4 5 xxx | Byte 0                         | Byte 1<br>Byte 255                            | Write data to Program<br>memory in the Page Mode<br>(256 bytes)                             |

 B1 = 0, B2 = 0 ---> Mode 1, no lock protection Note:

B1 = 0, B2 = 1 --- > Mode 2, lock bit 1 activated

B1 = 1, B2 = 0 --- Mode 3, lock bit 2 activated

B1 = 1, B2 = 1 --- Mode 4, lock bit 3 activated

Each of the lock bit modes needs to be activated sequentially before Mode 4 can be executed.

After Reset signal is high, SCK should be low for at least 64 system clocks before it goes high to clock in the enable data bytes. No pulsing of Reset signal is necessary. SCK should be no faster than 1/16 of the system clock at XTAL1.

For Page Read/Write, the data always starts from byte 0 to 255. After the command byte and upper address byte are latched, each byte thereafter is treated as data until all 256 bytes are shifted in/out. Then the next instruction will be ready to be decoded.





## **UG Program in Electronics & Telecommunication Engineering**



## 25. Serial Programming Characteristics

Figure 25-1. Serial Programming Timing



Table 25-1. Serial Programming Characteristics, T<sub>A</sub> = -40· C to 85· C, V<sub>CC</sub> = 4.0 - 5.5V (Unless Otherwise Noted)

|                     |                                   |                     | 1   |                            |       |
|---------------------|-----------------------------------|---------------------|-----|----------------------------|-------|
| Symbol              | Parameter                         | Min                 | Тур | Max                        | Units |
| 1/t <sub>CLCL</sub> | Oscillator Frequency              | 3                   |     | 33                         | MHz   |
| toucu               | Oscillator Period                 | 30                  |     |                            | пв    |
| t <sub>SHSL</sub>   | SCK Pulse Width High              | 8 t <sub>CLCL</sub> |     |                            | ns    |
| t <sub>SLSH</sub>   | SCK Pulse Width Low               | 8 t <sub>alal</sub> |     |                            | пв    |
| tovsH               | MOSI Setup to SCK High            | toLaL               |     |                            | пв    |
| t <sub>shax</sub>   | MOSI Hold after SCK High          | 2 t <sub>CLCL</sub> |     |                            | ns    |
| t <sub>SLIV</sub>   | SCK Low to MISO Valid             | 10                  | 16  | 32                         | пв    |
| terase              | Chip Erase Instruction Cycle Time |                     |     | 500                        | ms    |
| t <sub>swc</sub>    | Serial Byte Write Cycle Time      |                     |     | 64 t <sub>CLCL</sub> + 400 | μs    |

AT89S52 ■



## **UG Program in Electronics & Telecommunication Engineering**

AT89S52

#### 26. Absolute Maximum Ratings\*

| Operating Temperature55°C to +125°C                       |
|-----------------------------------------------------------|
| Storage Temperature65°C to +150°C                         |
| Voltage on Any Pin<br>with Respect to Ground1.0V to +7.0V |
| Maximum Operating Voltage                                 |
| DC Output Current 15.0 mA                                 |

\*NOTICE: Stresses beyond those listed under \*Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not Implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### 27. DC Characteristics

The values shown in this table are valid for T<sub>A</sub> = -40°C to 85°C and V<sub>CC</sub> = 4.0V to 5.5V, unless otherwise noted.

| Symbol            | Parameter                                                | Condition                                      | Min                      | Max                      | Units |
|-------------------|----------------------------------------------------------|------------------------------------------------|--------------------------|--------------------------|-------|
| V <sub>L</sub>    | Input Low Voltage                                        | (Except EA)                                    | -0.5                     | 0.2 V <sub>cc</sub> -0.1 | V     |
| V <sub>IL1</sub>  | Input Low Voltage (EA)                                   |                                                | -0.5                     | 0.2 V <sub>cc</sub> -0.3 | v     |
| V <sub>H</sub>    | Input High Voltage                                       | (Except XTAL1, RST)                            | 0.2 V <sub>CC</sub> +0.9 | V <sub>CC</sub> +0.5     | v     |
| V <sub>BH</sub>   | Input High Voltage                                       | (XTAL1, RST)                                   | 0.7 V <sub>DC</sub>      | V <sub>cc</sub> +0.5     | V     |
| V <sub>CIL</sub>  | Output Low Voltage <sup>(1)</sup> (Ports 1,2,3)          | l <sub>cx.</sub> = 1.6 mA                      |                          | 0.45                     | V     |
| V <sub>CIL1</sub> | Output Low Voltage <sup>(1)</sup><br>(Port 0, ALE, PSEN) | l <sub>OL</sub> = 3.2 mA                       |                          | 0.45                     | v     |
|                   |                                                          | $I_{OH} = -60  \mu A$ , $V_{OC} = 5V \pm 10\%$ | 2.4                      |                          | v     |
| V <sub>OH</sub>   | Output High Voltage<br>(Ports 1,2,3, ALE, PSEN)          | l <sub>OH</sub> = -25 μA                       | 0.75 V <sub>CC</sub>     |                          | v     |
|                   |                                                          | l <sub>OH</sub> = -10 μA                       | 0.9 V <sub>CC</sub>      |                          | v     |
|                   | Output High Voltage<br>(Port 0 in External Bus Mode)     | $I_{OH} = -800  \mu A,  V_{OG} = 5V \pm 10\%$  | 2.4                      |                          | ٧     |
| V <sub>OH</sub>   |                                                          | l <sub>OH</sub> = -300 μA                      | 0.75 V <sub>CC</sub>     |                          | V     |
|                   |                                                          | l <sub>OH</sub> = -80 μA                       | 0.9 V <sub>CC</sub>      |                          | v     |
| I <sub>L</sub>    | Logical 0 Input Current (Ports 1,2,3)                    | V <sub>IN</sub> = 0.45V                        |                          | -50                      | μΑ    |
| I <sub>TL</sub>   | Logical 1 to 0 Transition Current<br>(Ports 1,2,3)       | $V_{IN} = 2V$ , $V_{CC} = 5V \pm 10\%$         |                          | -300                     | μА    |
| l <sub>u</sub>    | Input Leakage Current (Port 0, EA)                       | 0.45 < V <sub>IN</sub> < V <sub>CC</sub>       |                          | ±10                      | μА    |
| RRST              | Reset Pulldown Resistor                                  |                                                | 50                       | 300                      | ΚΩ    |
| C <sub>io</sub>   | Pin Capacitance                                          | Tost Freq. = 1 MHz, T <sub>A</sub> = 25°C      |                          | 10                       | pF    |
|                   | Down Street Corner                                       | Active Mode, 12 MHz                            |                          | 25                       | mA    |
| loc               | Power Supply Current                                     | Idle Mode, 12 MHz                              |                          | 6.5                      | mA    |
|                   | Power-down Mode <sup>[1]</sup>                           | V <sub>cc</sub> = 5.5V                         |                          | 50                       | μА    |

Notes: 1. Under steady state (non-transient) conditions, IOL must be externally limited as follows:

Maximum I<sub>OL</sub> per port pin: 10 mA

Maximum I<sub>OL</sub> per 8-bit port:

Port 0: 26 mA Ports 1, 2, 3: 15 mA

Maximum total IOL for all output pins: 71 mA

If I<sub>OL</sub> exceeds the test condition, V<sub>OL</sub> may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.

Minimum V<sub>CC</sub> for Power-down is 2V.



29

1919D\_MICRO\_6/08



# **UG Program in Electronics & Telecommunication Engineering**



#### 28. AC Characteristics

Under operating conditions, load capacitance for Port 0, ALE/PROG, and PSEN = 100 pF; load capacitance for all other outputs = 80 pF.

## 28.1 External Program and Data Memory Characteristics

|                     |                                    | 12 MHz | Oscillator | Variable                |                         |       |
|---------------------|------------------------------------|--------|------------|-------------------------|-------------------------|-------|
| Symbol              | Parameter                          | Min    | Max        | Min                     | Max                     | Units |
| 1/t <sub>CLCL</sub> | Oscillator Frequency               |        |            | 0                       | 33                      | MHz   |
| tни                 | ALE Pulse Width                    | 127    |            | 2t <sub>CLCL</sub> -40  |                         | ns    |
| t <sub>AVLL</sub>   | Address Valid to ALE Low           | 43     |            | t <sub>CLCL</sub> -25   |                         | ns    |
| t <sub>LLAX</sub>   | Address Hold After ALE Low         | 48     |            | t <sub>CLCL</sub> -25   |                         | ns    |
| tuuv                | ALE Low to Valid Instruction in    |        | 233        |                         | 4t <sub>CLCL</sub> -65  | ns    |
| ци                  | ALE Low to PSEN Low                | 43     |            | t <sub>CLCL</sub> -25   |                         | ns    |
| tpLpH               | PSEN Pulse Width                   | 205    |            | 3t <sub>CLCL</sub> -45  |                         | ns    |
| tpLIV               | PSEN Low to Valid Instruction in   |        | 145        |                         | 3t <sub>CLCL</sub> -60  | ns    |
| t <sub>PXIX</sub>   | Input Instruction Hold After PSEN  | 0      |            | 0                       |                         | ns    |
| t <sub>pxiz</sub>   | Input Instruction Float After PSEN |        | 59         |                         | t <sub>CLCL</sub> -25   | ns    |
| tpxav               | PSEN to Address Valid              | 75     |            | t <sub>CLCL</sub> -8    |                         | ns    |
| t <sub>AVIV</sub>   | Address to Valid Instruction In    |        | 312        |                         | 5t <sub>CLCL</sub> -80  | ns    |
| tpLAZ               | PSEN Low to Address Float          |        | 10         |                         | 10                      | ns    |
| t <sub>RLRH</sub>   | RD Pulse Width                     | 400    |            | 6t <sub>CLCL</sub> -100 |                         | ns    |
| twuwn               | WR Pulse Width                     | 400    |            | 6t <sub>CLCL</sub> -100 |                         | ns    |
| t <sub>RLDV</sub>   | RD Low to Valid Data In            |        | 252        |                         | 5t <sub>CLCL</sub> -90  | ns    |
| t <sub>RHDX</sub>   | Data Hold After RD                 | 0      |            | 0                       |                         | ns    |
| t <sub>RHDZ</sub>   | Data Float After RD                |        | 97         |                         | 2t <sub>CLCL</sub> -28  | ns    |
| t <sub>LLDV</sub>   | ALE Low to Valid Data in           |        | 517        |                         | 8t <sub>CLCL</sub> -150 | ns    |
| t <sub>avov</sub>   | Address to Valid Data In           |        | 585        |                         | 9t <sub>CLCL</sub> -165 | ns    |
| t <sub>LLWL</sub>   | ALE Low to RD or WR Low            | 200    | 300        | 3t <sub>CLCL</sub> -50  | 3t <sub>CLCL</sub> +50  | ns    |
| t <sub>atWL</sub>   | Address to RD or WR Low            | 203    |            | 4t <sub>CLCL</sub> -75  |                         | ns    |
| t <sub>QWX</sub>    | Data Valid to WR Transition        | 23     |            | t <sub>CLCL</sub> -30   |                         | ns    |
| t <sub>QWH</sub>    | Data Valid to WR High              | 433    |            | 7t <sub>CLCL</sub> -130 |                         | ns    |
| t <sub>WHQX</sub>   | Data Hold After WR                 | 33     |            | t <sub>CLCL</sub> -25   |                         | ns    |
| t <sub>RLAZ</sub>   | RD Low to Address Float            |        | 0          |                         | 0                       | ns    |
| t <sub>WHLH</sub>   | RD or WR High to ALE High          | 43     | 123        | t <sub>CLCL</sub> -25   | t <sub>CLCL</sub> +25   | ns    |

o AT89S52 ■



## **UG Program in Electronics & Telecommunication Engineering**

■ AT89S52

#### 29. External Program Memory Read Cycle



## 30. External Data Memory Read Cycle







## **UG Program in Electronics & Telecommunication Engineering**



#### 31. External Data Memory Write Cycle



#### 32. External Clock Drive Waveforms



#### 33. External Clock Drive

| Symbol              | Parameter            | Min | Max | Units |
|---------------------|----------------------|-----|-----|-------|
| 1/t <sub>CLCL</sub> | Oscillator Frequency | 0   | 33  | MHz   |
| t <sub>CLCL</sub>   | Clock Period         | 30  |     | ns    |
| t <sub>CHCX</sub>   | High Time            | 12  |     | ns    |
| t <sub>CLCX</sub>   | Low Time             | 12  |     | ns    |
| t <sub>CLCH</sub>   | Rise Time            |     | 5   | ns    |
| t <sub>CHCL</sub>   | Fall Time            |     | 5   | ns    |

AT89S52

32



### **UG Program in Electronics & Telecommunication Engineering**

AT89S52

### 34. Serial Port Timing: Shift Register Mode Test Conditions

The values in this table are valid for V<sub>CC</sub> = 4.0V to 5.5V and Load Capacitance = 80 pF.

|                   |                                          | 12 MH | Iz Osc | Variable 0                |                           |       |
|-------------------|------------------------------------------|-------|--------|---------------------------|---------------------------|-------|
| Symbol            | Parameter                                | Min   | Max    | Min                       | Max                       | Units |
| t <sub>XLXL</sub> | Serial Port Clock Cycle Time             | 1.0   |        | 12 t <sub>alal</sub>      |                           | μS    |
| tovxH             | Output Data Setup to Clock Rising Edge   | 700   |        | 10 t <sub>CLCL</sub> -133 |                           | ns    |
| t <sub>XHQX</sub> | Output Data Hold After Clock Rising Edge | 50    |        | 2 t <sub>CLCL</sub> -80   |                           | ns    |
| t <sub>XHDX</sub> | Input Data Hold After Clock Rising Edge  | 0     |        | 0                         |                           | ns    |
| t <sub>XHDV</sub> | Clock Rising Edge to Input Data Valid    |       | 700    |                           | 10 t <sub>CLCL</sub> -133 | ns    |

### 35. Shift Register Mode Timing Waveforms



### 36. AC Testing Input/Output Waveforms(1)



Note: 1. AC inputs during testing are driven at V<sub>CC</sub> - 0.5V for a logic 1 and 0.45V for a logic 0. Timing measurements are made at V<sub>IH</sub> min. for a logic 1 and V<sub>IL</sub> max. for a logic 0.

#### 37. Float Waveforms(1)



 For timing purposes, a port pin is no longer floating when a 100 mV change from load voltage occurs. A port pin begins to float when a 100 mV change from the loaded V<sub>OH</sub>/V<sub>OL</sub> level occurs.



33



## **UG Program in Electronics & Telecommunication Engineering**



### 38. Ordering Information

#### 38.1 Green Package Option (Pb/Halide-free)

| Speed<br>(MHz) | Power<br>Supply | Ordering Code                                | Package            | Operation Range                 |
|----------------|-----------------|----------------------------------------------|--------------------|---------------------------------|
| 24             | 4.0V to 5.5V    | AT89S52-24AU<br>AT89S52-24JU<br>AT89S52-24PU | 44A<br>44J<br>40P6 | Industrial<br>(-40° C to 85° C) |
| 33             | 4.5V to 5.5V    | AT89S52-33AU<br>AT89S52-33JU<br>AT89S52-33PU | 44A<br>44J<br>40P6 | Industrial<br>(-40° C to 85° C) |

| Package Type |                                                         |  |  |  |
|--------------|---------------------------------------------------------|--|--|--|
| 44A          | 44-lead, Thin Plastic Gull Wing Quad Flatpack (TQFP)    |  |  |  |
| 44J          | 44-lead, Plastic J-leaded Chip Carrier (PLCC)           |  |  |  |
| 40P6         | 40-pin, 0.600* Wide, Plastic Dual Inline Package (PDIP) |  |  |  |

34 AT89S52 ■



### **UG Program in Electronics & Telecommunication Engineering**

■ AT89S52

#### 39. Packaging Information

#### 39.1 44A - TQFP



<u>AMEL</u>



## **UG Program in Electronics & Telecommunication Engineering**



#### 39.2 44J - PLCC



AT89S52

36



## **UG Program in Electronics & Telecommunication Engineering**

AT89S52

#### 39.3 40P6 - PDIP



<u>AMEL</u>



### **UG Program in Electronics & Telecommunication Engineering**

#### **EEPROM**

#### Features

- Low-voltage and Standard-voltage Operation
  - V<sub>CC</sub> = 1.7V to 5.5V
- Internally Organized 256 x 8 (2K)
- · Two-wire Serial Interface
- · Schmitt Trigger, Filtered Inputs for Noise Suppression
- Bidirectional Data Transfer Protocol
- 1MHz (5V), 400kHz (1.7V, 2.5V, 2.7V) Compatibility
- . Write Protect Pin for Hardware Data Protection
- · 8-byte Page (2K) Write Modes
- · Partial Page Writes Allowed
- · Self-timed Write Cycle (5ms max)
- High-reliability
  - Endurance: 1 Million Write Cycles
  - Data Retention: 100 Years
- . Green (Pb/Hallde-free/RoHS Compliant) Package Options
- . Die Sales: Wafer Form and Tape and Reel

#### Description

The Atmel® AT24C02C provides 2048-bits of serial electrically erasable and programmable read-only memory (EEPROM) organized as 256-words of 8-bits each. The device is optimized for use in many industrial and commercial applications where lowpower and low-voltage operation are essential. The AT24C02C is available in spacesaving 8-lead PDIP, 8-lead TSSOP, 8-lead JEDEC SOIC, 8-lead UDFN, 5-lead SOT23 and 8-ball VFBGA packages and is accessed via a two-wire serial interface.

Table 0-1. Pin Configuration

| Pin Name | Function           |
|----------|--------------------|
| A0 - A2  | Address Inputs     |
| SDA      | Serial Data        |
| SCL      | Serial Clock Input |
| WP       | Write Protect      |
| GND      | Ground             |
| VCC      | Power Supply       |

Note: For use of 5-lead SOT23, the software A2, A1, and A0 bits in the device address word must be set to zero to properly communicate





Two-wire
Serial Electrically
Erasable and
Programmable
Read-only Memory
2K (256 x 8)

Atmel AT24C02C





### **UG Program in Electronics & Telecommunication Engineering**



#### Absolute Maximum Ratings

Operating Temperature..... .-55°C to +125°C ..-65°C to +150°C Storage Temperature ..... Voltage on Any Pin with Respect to Ground.....-1.0V to +7.0V DC Output Current ...... 5.0 mA

\*NOTICE: Stresses beyond those listed under \*Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Figure 0-1. Block Diagram



Atmel AT24C02C



### **UG Program in Electronics & Telecommunication Engineering**

Atmel AT24C02C

#### 1. Pin Description

SERIAL CLOCK (SCL): The SCL input is used to positive edge clock data into each EEPROM device and negative edge clock data out of each device.

SERIAL DATA (SDA): The SDA pin is bidirectional for serial data transfer. This pin is open-drain driven and may be wire-ORed with any number of other open-drain or open-collector devices.

DEVICE/PAGE ADDRESSES (A2, A1, A0): The A2, A1 and A0 pins are device address inputs that are hard wired for the Atmel® AT24C02C. As many as eight 2K devices may be addressed on a single bus system (device addressing is discussed in detail under the Device Addressing section).

WRITE PROTECT (WP): AT24C02C has a write protect pin that provides hardware data protection. The write protect pin allows normal read/write operations when connected to ground (GND). When the write protect pin is connected to V<sub>CC</sub>, the write protection feature is enabled and operates as shown in Table 1-1.

Table 1-1. Write Protect

| WP PIn             | Part of the Array Protected  |  |  |
|--------------------|------------------------------|--|--|
| Status             | Atmel 24C02C                 |  |  |
| At V <sub>CC</sub> | Full (2K) Array              |  |  |
| At GND             | Normal Read/Write Operations |  |  |





### **UG Program in Electronics & Telecommunication Engineering**



### 2. Memory Organization

Atmel AT24C02C, 2K SERIAL EEPROM: Internally organized with 32 pages of 8-bytes each, the 2K requires an 8-bit data word address for random word addressing.

Table 2-1. Pin Capacitance<sup>(1)</sup>

Applicable over recommended operating range from T<sub>A</sub> = 25·C, f = 1.0MHz, V<sub>CC</sub> = +1.7V to +5.5V

| Symbol          | Test Condition                                                             | Max | Units | Conditions           |
|-----------------|----------------------------------------------------------------------------|-----|-------|----------------------|
| C <sub>VO</sub> | Input/Output Capacitance (SDA)                                             | 8   | pF    | V <sub>VO</sub> = 0V |
| C <sub>IN</sub> | Input Capacitance (A <sub>0</sub> , A <sub>1</sub> , A <sub>2</sub> , SCL) | 6   | pF    | V <sub>IN</sub> = 0V |

Note: 1. This parameter is characterized and is not 100% tested

Table 2-2. DC Characteristics

Applicable over recommended operating range from: T<sub>AI</sub> = -40°C to +85°C, V<sub>CC</sub> = +1.7V to +5.5V (unless otherwise noted)

| Symbol           | Parameter                               | Test Condition                                        | Min                   | Тур  | Max                   | Units |
|------------------|-----------------------------------------|-------------------------------------------------------|-----------------------|------|-----------------------|-------|
| V <sub>CC1</sub> | Supply Voltage                          |                                                       | 1.7                   |      | 5.5                   | V     |
| V <sub>CC2</sub> | Supply Voltage                          |                                                       | 2.5                   |      | 5.5                   | V     |
| V <sub>CC3</sub> | Supply Voltage                          |                                                       | 2.7                   |      | 5.5                   | V     |
| V <sub>CC4</sub> | Supply Voltage                          |                                                       | 4.5                   |      | 5.5                   | V     |
| loc              | Supply Current V <sub>CC</sub> = 5.0V   | READ at 100kHz                                        |                       | 0.4  | 1.0                   | mA    |
| Icc              | Supply Current V <sub>CC</sub> = 5.0V   | WRITE at 100kHz                                       |                       | 2.0  | 3.0                   | mA    |
| I <sub>SB1</sub> | Standby Current V <sub>CC</sub> = 1.7V  | V <sub>IN</sub> = V <sub>CC</sub> or V <sub>SS</sub>  |                       | 0.6  | 3.0                   | μА    |
| I <sub>SB2</sub> | Standby Current V <sub>CC</sub> = 2.5V  | V <sub>IN</sub> = V <sub>CC</sub> or V <sub>SS</sub>  |                       | 1.4  | 4.0                   | μА    |
| I <sub>SB3</sub> | Standby Current V <sub>CC</sub> = 2.7V  | V <sub>IN</sub> = V <sub>CC</sub> or V <sub>SS</sub>  |                       | 1.6  | 4.0                   | μА    |
| I <sub>SB4</sub> | Standby Current V <sub>CC</sub> = 5.0V  | V <sub>IN</sub> = V <sub>CC</sub> or V <sub>SS</sub>  |                       | 8.0  | 18.0                  | μА    |
| l <sub>u</sub>   | Input Leakage Current                   | V <sub>IN</sub> = V <sub>CC</sub> or V <sub>SS</sub>  |                       | 0.10 | 3.0                   | μА    |
| I <sub>LO</sub>  | Output Leakage Current                  | V <sub>OUT</sub> = V <sub>CC</sub> or V <sub>SS</sub> |                       | 0.05 | 3.0                   | μА    |
| V <sub>IL</sub>  | Input Low Level <sup>(1)</sup>          |                                                       | -0.6                  |      | V <sub>CC</sub> x 0.3 | V     |
| V <sub>IH</sub>  | Input High Level <sup>(1)</sup>         |                                                       | V <sub>CC</sub> x 0.7 |      | V <sub>CC</sub> + 0.5 | V     |
| V <sub>OL2</sub> | Output Low Level V <sub>CC</sub> = 3.0V | I <sub>OL</sub> = 2.1mA                               |                       |      | 0.4                   | V     |
| V <sub>OL1</sub> | Output Low Level V <sub>CC</sub> = 1.7V | I <sub>OL</sub> = 0.15mA                              |                       |      | 0.2                   | V     |

Note: 1. V<sub>IL</sub> min and V<sub>IH</sub> max are reference only and are not tested

4 Atmel AT24C02C i



## **UG Program in Electronics & Telecommunication Engineering**

Atmel AT24C02C

Table 2-3. AC Characteristics

Applicable over recommended operating range from  $T_{Al} = -40$  °C to +85 °C,  $V_{CC} = +1.7V$  to +5.5V, CL = 1TTL Gate and 100pF (unless otherwise noted)

|                     | 1.7, 2.5                                                      |          | .5, 2.7 | 5.0             | V    |       |
|---------------------|---------------------------------------------------------------|----------|---------|-----------------|------|-------|
| Symbol              | Parameter                                                     | Min      | Max     | Min             | Max  | Units |
| f <sub>SCL</sub>    | Clock Frequency, SCL                                          |          | 400     |                 | 1000 | kHz   |
| t <sub>Low</sub>    | Clock Pulse Width Low                                         | 1.2      |         | 0.4             |      | μs    |
| thich               | Clock Pulse Width High                                        | 0.6      |         | 0.4             |      | μs    |
| ţ                   | Noise Suppression Time                                        |          | 50      |                 | 50   | ns    |
| t <sub>AA</sub>     | Clock Low to Data Out Valid                                   | 0.1      | 0.9     | 0.05            | 0.55 | μs    |
| t <sub>BUF</sub>    | Time the bus must be free before a new transmission can start | 1.2      |         | 0.5             |      | μs    |
| t <sub>HD.STA</sub> | Start Hold Time                                               | 0.6      |         | 0.25            |      | μs    |
| t <sub>SU.STA</sub> | Start Setup Time                                              | 0.6      |         | 0.25            |      | μs    |
| \$HD.DAT            | Data In Hold Time                                             | 0        |         | 0               |      | μs    |
| t <sub>SU.DAT</sub> | Data In Setup Time                                            | 100      |         | 100             |      | ns    |
| t <sub>R</sub>      | Inputs Rise Time(1)                                           |          | 0.3     |                 | 0.3  | μs    |
| t <sub>F</sub>      | Inputs Fall Time(1)                                           |          | 300     |                 | 100  | ns    |
| t <sub>su.sto</sub> | Stop Setup Time                                               | 0.6      |         | .25             |      | μs    |
| t <sub>DH</sub>     | Data Out Hold Time                                            | 50       |         | 50              |      | ns    |
| t <sub>wn</sub>     | Write Cycle Time                                              |          | 5       |                 | 5    | ms    |
| Endurance(1)        | 5.0V, 25·C, Byte Mode                                         | 1 Millon |         | Write<br>Cycles |      |       |

Note: 1. This parameter is ensured by characterization only





### **UG Program in Electronics & Telecommunication Engineering**



#### 3. Device Operation

CLOCK and DATA TRANSITIONS: The SDA pin is normally pulled high with an external device. Data on the SDA pin may change only during SCL low time periods (see Figure 5-2 on page 8). Data changes during SCL high periods will indicate a start or stop condition as defined below.

START CONDITION: A high-to-low transition of SDA with SCL high is a start condition which must precede any other command (see Figure 5-3 on page 8).

STOP CONDITION: A low-to-high transition of SDA with SCL high is a stop condition. After a read sequence, the stop command will place the EEPROM in a standby power mode (see Figure 5-3 on page 8).

**ACKNOWLEDGE:** All addresses and data words are serially transmitted to and from the EEPROM in 8-bit words. The EEPROM sends a zero to acknowledge that it has received each word. This happens during the ninth clock cycle.

STANDBY MODE: The Atmet<sup>®</sup> AT24C02C features a low-power standby mode which is enabled: (a) upon powerup and (b) after the receipt of the STOP bit and the completion of any internal operations.

2-Wire Software Reset: After an interruption in protocol, power loss or system reset, any 2-wire part can be reset by following these steps: (a) Create a start bit condition, (b) clock 9 cycles, (c) create another start bit followed by stop bit condition as shown below. The device is ready for next communication after above steps have been completed.

Figure 3-1. Software reset



6 Atmel AT24C02C i



## **UG Program in Electronics & Telecommunication Engineering**

### Atmel AT24C02C

### 4. Bus Timing

Figure 4-1. SCL: Serial Clock, SDA: Serial Data I/O



### 5. Write Cycle Timing

Figure 5-1. SCL: Serial Clock, SDA: Serial Data I/O



Notes: 1. The write cycle time t<sub>WR</sub> is the time from a valid stop condition of a write sequence to the end of the internal clear/write cycle



7



## **UG Program in Electronics & Telecommunication Engineering**



Figure 5-2. Data Validity



Figure 5-3. Start and Stop Definition



Figure 5-4. Output Acknowledge



8 Atmel AT24C02C I



### **UG Program in Electronics & Telecommunication Engineering**

Atmel AT24C02C

#### Device Addressing

The 2K EEPROM device requires an 8-bit device address word following a start condition to enable the chip for a read or write operation (refer to Figure 8-1).

The device address word consists of a mandatory one, zero sequence for the first four most significant bits as shown. This is common to all the EEPROM devices.

The next three bits are the A2, A1 and A0 device address bits for the 2K EEPROM. These three bits must compare to their corresponding hard-wired input pins.

The eighth bit of the device address is the read/write operation select bit. A read operation is initiated if this bit is high and a write operation is initiated if this bit is low.

Upon a compare of the device address, the EEPROM will output a zero. If a compare is not made, the chip will return to a standby state.

#### 7. Write Operations

BYTE WRITE: A write operation requires an 8-bit data word address following the device address word and acknowledgment. Upon receipt of this address, the EEPROM will again respond with a zero and then clock in the first 8-bit data word. Following receipt of the 8-bit data word, the EEPROM will output a zero and the addressing device, such as a microcontroller, must terminate the write sequence with a stop condition. At this time the EEPROM enters an internally timed write cycle, t<sub>WR</sub>, to the nonvolatile memory. All inputs are disabled during this write cycle and the EEPROM will not respond until the write is complete (see Figure 8-2 on page 10).

PAGE WRITE: The 2K EEPROM is capable of an 8-byte page write.

A page write is initiated the same as a byte write, but the microcontroller does not send a stop condition after the first data word is clocked in. Instead, after the EEPROM acknowledges receipt of the first data word, the microcontroller can transmit up to seven data words. The EEPROM will respond with a zero after each data word received. The microcontroller must terminate the page write sequence with a stop condition (see Figure 8-3 on page 10).

The data word address lower three bits are internally incremented following the receipt of each data word. The higher data word address bits are not incremented, retaining the memory page row location. When the word address, internally generated, reaches the page boundary, the following byte is placed at the beginning of the same page. If more than eight data words are transmitted to the EEPROM, the data word address will "roll over" and previous data will be overwritten.

ACKNOWLEDGE POLLING: Once the internally timed write cycle has started and the EEPROM inputs are disabled, acknowledge polling can be initiated. This involves sending a start condition followed by the device address word. The read/write bit is representative of the operation desired. Only if the internal write cycle has completed will the EEPROM respond with a zero allowing the read or write sequence to continue.

#### 8. Read Operations

Read operations are initiated the same way as write operations with the exception that the read/write select bit in the device address word is set to one. There are three read operations: current address read, random address read and sequential read.

CURRENT ADDRESS READ: The internal data word address counter maintains the last address accessed during the last read or write operation, incremented by one. This address stays valid between operations as long as the chip power is maintained. The address "roll over" during read is from the last byte of the last memory page to the



9



### **UG Program in Electronics & Telecommunication Engineering**



first byte of the first page. The address "roll over" during write is from the last byte of the current page to the first byte of the same page.

Once the device address with the read/write select bit set to one is clocked in and acknowledged by the EEPROM, the current address data word is serially clocked out. The microcontroller does not respond with an input zero but does generate a following stop condition (see Figure 8-4 on page 11).

RANDOM READ: A random read requires a "durmmy" byte write sequence to load in the data word address. Once the device address word and data word address are clocked in and acknowledged by the EEPROM, the microcontroller must generate another start condition. The microcontroller now initiates a current address read by sending a device address with the read/write select bit high. The EEPROM acknowledges the device address and serially clocks out the data word. The microcontroller does not respond with a zero but does generate a following stop condition (see Figure 8-5 on page 11).

SEQUENTIAL READ: Sequential reads are initiated by either a current address read or a random address read. After the microcontroller receives a data word, it responds with an acknowledge. As long as the EEPROM receives an acknowledge, it will continue to increment the data word address and serially clock out sequential data words. When the memory address limit is reached, the data word address will "roll over" and the sequential read will continue. The sequential read operation is terminated when the microcontroller does not respond with a zero but does generate a following stop condition (see Figure 8-6 on page 11).

Figure 8-1. Device Address







Figure 8-3. Page Write



Atmel AT24C02C

10



### **UG Program in Electronics & Telecommunication Engineering**

Atmel AT24C02C

Figure 8-4. Current Address Read



Figure 8-5. Random Read



Figure 8-6. Sequential Read



AIMEL



### **UG Program in Electronics & Telecommunication Engineering**



#### Ordering Code Detail



Atmel AT24C02C

12



### **UG Program in Electronics & Telecommunication Engineering**

Atmel AT24C02C

#### Part Markings

#### Atmel AT24C02C-PUM

#### Atmel AT24C02C-SSHM



#### Atmel AT24C02C-XHM

```
Top Mark
  PIN 1 INDICATOR (DOT)
                                 H = Material Set
   1
                                 Y = Seal Year
     |---|---|---|
                                WW = Seal Week
      A T H Y W W
                                02C= Device
M = Voltage Indicator
     |---|---|---|---|
       0 2 C M
                       9
                                 8 = Country of Assembly
     |---|---|---|---|
       ATMEL LOT NUMBER
  |---|---|---|---|---|
                                 BOTTOM MARK
                                              No Bottom Mark
```



### **UG Program in Electronics & Telecommunication Engineering**



#### Atmel AT24C02C-MAHM

Top Mark

#### Atmel AT24C02C-STUM

#### Atmel AT24C02C-CUM

```
Top Mark

| 02C= Device | U = Material Set | Code |
```

#### 14 Atmel AT24C02C



## **UG Program in Electronics & Telecommunication Engineering**

Atmel AT24C02C

#### 11. Ordering Codes

#### Atmel AT24C02C Ordering Information

| Ordering Code                                       | Voltage      | Package  | Operation Range                                   |
|-----------------------------------------------------|--------------|----------|---------------------------------------------------|
| AT24C02C-PUM (Bulk form only)                       | 1.7V to 5.5V | 8P3      |                                                   |
| AT24C02C-SSHM-B <sup>(1)</sup> (NIPdAu Lead Finish) | 1.7V to 5.5V | 8S1      |                                                   |
| AT24C02C-SSHM-T <sup>(2)</sup> (NIPdAu Lead Finish) | 1.7V to 5.5V | 8S1      |                                                   |
| AT24C02C-XHM-B <sup>[1]</sup> (NIPdAu Lead Finish)  | 1.7V to 5.5V | 8A2      | Lead-free/Halogen-free/<br>Industrial Temperature |
| AT24C02C-XHM-T(2) (NIPdAu Lead Finish)              | 1.7V to 5.5V | 8A2      | (-40°C to 85°C)                                   |
| AT24C02C-MAHM-T <sup>(2)</sup> (NIPdAu Lead Finish) | 1.7V to 5.5V | 8Y6      | ( 12 2 2 2 2 7                                    |
| AT24C02C-STUM-T <sup>(2)</sup>                      | 1.7V to 5.5V | 5TS1     |                                                   |
| AT24C02C-CUM-T <sup>(2)</sup>                       | 1.7V to 5.5V | 8U3-1    |                                                   |
| AT24C02C-WWU11 <sup>(3)</sup>                       | 1.7V to 5.5V | Die Sale | Industrial Temperature<br>(-40°C to 85°C)         |

- Notes: 1. "-B" denotes bulk
  - 2. "-T" denotes tape and reel. SOIC = 4K per reel. TSSOP, UDFN, SOT23, and VFBGA = 5K per reel
  - 3. For Wafer sales, please contact Atmel Sales

|       | Package Type                                                                    |  |  |  |  |  |
|-------|---------------------------------------------------------------------------------|--|--|--|--|--|
| 8P3   | 8-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)                         |  |  |  |  |  |
| 8S1   | 8-lead, 0.150" Wide, Plastic Gull Wing Small Outline (JEDEC SOIC)               |  |  |  |  |  |
| 8A2   | 8-lead, 4.4mm Body, Plastic Thin Shrink Small Outline Package (TSSOP)           |  |  |  |  |  |
| 8Y6   | 8-lead, 2.00mm x 3.00mm Body, 0.50mm Pitch, Dual No Lead Package (UDFN)         |  |  |  |  |  |
| 5TS1  | 5-lead, 2.90mm x 1.60mm Body, Plastic Thin Shrink Small Outline Package (SOT23) |  |  |  |  |  |
| 8U3-1 | 8-ball, die Ball Grid Array Package (VFBGA)                                     |  |  |  |  |  |



15



### **UG Program in Electronics & Telecommunication Engineering**



### 12. Packaging Information

8P3 - PDIP



#### 16 Atmel AT24C02C I



## **UG Program in Electronics & Telecommunication Engineering**

Atmel AT24C02C

#### 8S1 - JEDEC SOIC



<u>Amel</u>



### **UG Program in Electronics & Telecommunication Engineering**



#### 8A2 - TSSOP





Side View



COMMON DIMENSIONS

(Unit of Measure - mm)

| SYMBOL | MIN      | NOM MAX  |      | NOTE |  |  |
|--------|----------|----------|------|------|--|--|
| D      | 2.90     | 3.00     | 3.10 | 2,5  |  |  |
| E      |          | 6.40 BSC |      |      |  |  |
| Ef     | 4.30     | 4.40     | 4.50 | 3, 5 |  |  |
| Α      | -        | _        | 1.20 |      |  |  |
| A2     | 0.80     | 1.00     | 1.05 |      |  |  |
| Ь      | 0.19     | -        | 0.30 | 4    |  |  |
| 0      |          |          |      |      |  |  |
| L      | 0.45     | 0.60     | 0.75 |      |  |  |
| Lf     | 1.00 REF |          |      |      |  |  |

- Notes: 1. This drawing is for general information only. Refer to JEDEC Drawing MO-153, Variation AA, for proper dimensions, tolerances, datums, etc.
  - 2. Dimension D does not include mold Flash, protrusions or gate burns. Mold Flash, protrusions and gate burns shall not exceed 0.15mm (0.006in) per side.

    3. Dimension E1 does not include inter-lead Flash or protrusions. Inter-lead Flash and protrusions shall not exceed

0.25mm (0.010in) per side.

Dimension b does not include Dambar protrusion. Allowable Dambar protrusion shall be 0.08mm total in excess of the b dimension at maximum material condition. Dambar cannot be located on the lower radius of the foot. Minimum space between protrusion and adjacent lead is 0.07mm.
 Dimension D and E1 to be determined at Datum Plane H.

5/19/10

Package Drawing Contact: packagedrawings@atmel.com

8A2, 8-lead 4.4mm Body, Plastic Thin Shrink Small Outline Package (TSSOP)

GPC DRAWING NO. REV. TNR 842 E

Atmel AT24C02C

18



### **UG Program in Electronics & Telecommunication Engineering**

### Atmel AT24C02C



11/21/08

Package Drawing Contact: packagedrawings@atmel.com

TITLE 8Y6, 8-lead, 2.0x3.0mm Body, 0.50mm Pitch, UltraThin Mini-MAP, Dual No Lead Package (Sawn)(UDFN) GPC DRAWING NO. REV.
YNZ 8Y6 E



### **UG Program in Electronics & Telecommunication Engineering**



#### 5TS1 - SOT23



Atmel AT24C02C

20



## **UG Program in Electronics & Telecommunication Engineering**

Atmel AT24C02C

#### 8U3-1 - VFBGA



<u>amer,</u>

87000-SEEPR-8/10

21



## **UG Program in Electronics & Telecommunication Engineering**



## 13. Revision History

| Doc. Rev. | Date    | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8700D     | 08/2010 | Changed AT24C02C-XHM Part Marking from C02CM @ to 02CM @                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 8700C     | 07/2010 | Ordering Information: - Changed Atmei AT24C02C-TSUM-T to Atmei AT24C02C-STUM-T - Changed Atmei AT24C02CY6-MAHM-T to Atmei AT24C02C-MAHM-T - Changed Atmei AT24C02CU3-CUM-T to Atmei AT24C02C-CUM-T Catalog Numbering Scheme, changed TS = SOT23 to ST = SOT23 Part Marking SOT23: - Changed 2CMWU to 2CMBU - Changed W = Write Protection Feature to B = Write Protection Part Marking PDIP and SOIC: Added @ = Country of Assembly Part Marking TSSOP: Replaced and removed bottom mark Part Marking UDFN: Added HM @ Remove Preliminary Status Changed t <sub>i</sub> Max 40 to 50 in Table AC Characteristics |
| 8700B     | 02/2010 | Corrected Catalog Numbering Scheme and Ordering Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 8700A     | 12/2009 | Initial Document Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

Atmel AT24C02C

22



### **UG Program in Electronics & Telecommunication Engineering**



#### Headquarters

Atmel Corporation 2325 Orchard Parkway San Jose, CA 95131 USA Tel: (+1) (408) 441-0311

Tel: (+1) (408) 441-0311 Fax: (+1) (408) 487-2600 www.atmol.com

#### International

Atmel Asia Limited Unit 01-5 & 16, 19F BEA Tower, Millennium City 5 418 Kwun Tong Road Kwun Tong, Kowloon HONG KONG

HONG KONG Tol: (+852) 2245-6100 Fax: (+852) 2722-1369 Atmel Munich GmbH Business Campus Parkring 4 D-85748 Garching b. Munich GEHMANY Tel: (+49) 89-31970-0

Fax: (+49) 89-3194621

Atmel Japan 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 JAPAN Tel: (-81) (3) 3523-3551 Fax: (+81) (3) 3523-7581

#### **Product Contact**

Technical Support s\_ooprom@atmol.com Sales Contact www.atmol.com/contacts Literature Requests www.atmol.com/literature

Disclaimer: The information in this document is provided in connection with Almei products. No license, express or implied, by estopped or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmei products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

@ 2010 Atmel Corporation. All rights reserved.

Atmel®, logo and combinations thereof, and others, are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.



### **UG Program in Electronics & Telecommunication Engineering**

#### LCD

# HITACHI) MO16L·LMO16XMBL

- 16 character x 2 lines
- Controller LSI HD44780 is built-in (See page 79).
- +5V single power supply
- Dísplay color: LM016L : Gray LM016XMBL : New-gray

#### MECHANICAL DATA (Nominal dimensions)

| the state of the s |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Module size 84W x 44H x 10.5T (max.) mm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Effective display area 61W x 15.8H mm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Character size (5 x 7 dots) 2.96W x 4.86H mm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Character pitch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Dot size 0.56W x 0.66H mm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Weight about 35 g                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| ABSOLUTE MAXIMUM RATINGS min. max.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Power supply for logic (V <sub>DD</sub> -V <sub>SS</sub> ) 0 6.5 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Power supply for LCD drive                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| (V <sub>DO</sub> -V <sub>O</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Input voltage (Vi) Vss Von V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Operating temeprature (Ta) 50 40 * °C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Storage temperature (Tstg)20 70 60 °C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| * Shows the value of type LM016XMBL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

#### **ELECTRICAL CHARACTERISTICS**

| $Ta = 25^{\circ}C$ , $V_{DO} = 5.0 \text{ V} \pm 0.25 \text{ V}$    |            |
|---------------------------------------------------------------------|------------|
| Input "high" voltage (VIH)                                          | 2.2 V min. |
| Input "low" voltage (VIL)                                           | 0.6 V may  |
| Output high voltage (VoH) (-low = 0.2 mA)                           | 2.4 V min  |
| Output low voltage (V <sub>OL</sub> ) (I <sub>OL</sub> = 1.2 mA)    | 0.4 Vmax   |
| Power supply current (I <sub>OD</sub> ) (V <sub>OD</sub> = 5.0 V) 1 | .0 mA typ. |

#### 3.0 mA max. POWER SUPPLY FOR LCD DRIVE (Recommended) (Vpp-Vo)

| Pages of M. M.                           | Duty = 1/16  |
|------------------------------------------|--------------|
| Range of V <sub>DD</sub> -V <sub>O</sub> | . 1.5~5.25 V |
| Ta = 0°C                                 | 4.6 V tvp.   |
| Ta = 25°C                                | 4.4 V tvn.   |
| Ta = 50°C                                | 4.2 V typ.   |
| OPTICAL DATA                             | See page 7   |

#### INTERNAL PIN CONNECTION

| Pin No. | Symbol          | Level  | Function                     |                                       |  |  |
|---------|-----------------|--------|------------------------------|---------------------------------------|--|--|
| 1       | V <sub>SS</sub> | -      | 0V                           |                                       |  |  |
| 2       | VDD             | -      | +5V                          | Power supply                          |  |  |
| 3       | v <sub>o</sub>  | -      | _                            |                                       |  |  |
| 4       | RS              | H/L    | L: Instruction               | on code input<br>ut                   |  |  |
| 5       | R/W             | H/L    | H: Data read<br>L: Data writ | (LCD module MPU)<br>e (LCD module MPU |  |  |
| 6       | E               | H, H+L | Enable signal                |                                       |  |  |
| 7       | DB0             | H/L    |                              |                                       |  |  |
| 8       | DB1             | H/L    |                              |                                       |  |  |
| 9       | 082             | H/L    |                              |                                       |  |  |
| 10      | D83             | H/L    |                              |                                       |  |  |
| 11      | D84             | H/L    | Data bus line<br>Note (1)    | (2)                                   |  |  |
| 12      | D85             | H/L    | Note (1), (2)                |                                       |  |  |
| 13      | D86             | H/L    |                              |                                       |  |  |
| 14      | D87             | H/L    |                              |                                       |  |  |

Duty = 1/16

In the HD44780, the data can be sent in either 4-bit 2-operation or 8-bit 1-operation so that it can interface to both 4 and 8 bit MPU's.

- (1) When interface data is 4 bits long, data is transferred using only 4 buses of D8, ~D8, and D8, ~D8, are not used. Data transfer between the HD44780 and the MPU completes when 4-bit data is transferred twice. Data of the higher order 4 bits (contents of DB, ~DB, when interface data is 8 bits long) is transferred first and then lower order 4 bits (contents of DB, ~DB, when interface data is 8 bits long).
- (2) When interface data is 8 bits long, data is transferred using 8 data buses of DB, ~DB, .





# **UG Program in Electronics & Telecommunication Engineering**









### **UG Program in Electronics & Telecommunication Engineering**

#### **MAX 232**

#### MAX232, MAX2321 **DUAL EIA-232 DRIVERS/RECEIVERS**

SLLS047L - FEBRUARY 1989 - REVISED MARCH 2004

- Meets or Exceeds TIA/EIA-232-F and ITU Recommendation V.28
- Operates From a Single 5-V Power Supply With 1.0-µF Charge-Pump Capacitors
- Operates Up To 120 kbit/s
- Two Drivers and Two Receivers
- ±30-V Input Levels
- Low Supply Current . . . 8 mA Typical
- ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A)
- Upgrade With Improved ESD (15-kV HBM) and 0.1-µF Charge-Pump Capacitors is Available With the MAX202
- Applications
  - TIA/EIA-232-F, Battery-Powered Systems, Terminals, Modems, and Computers

#### MAX232 . . . D, DW, N, OR NS PACKAGE MAX2321...D, DW, OR N PACKAGE (TOP VIEW) C1+ [ 1 16 V<sub>CC</sub> 15 GND V<sub>S+</sub> [ 2 14 T10UT C1- 3 C2+ [ 4 13 R1IN 12 R10UT C2- 5 V<sub>8</sub>\_ [ 6 11 T1IN T20UT 7 10 T2IN 9 R20UT

R2IN 8

#### description/ordering information

The MAX232 is a dual driver/receiver that includes a capacitive voltage generator to supply TIA/EIA-232-F voltage levels from a single 5-V supply. Each receiver converts TIA/EIA-232-F inputs to 5-V TTL/CMOS levels. These receivers have a typical threshold of 1.3 V, a typical hysteresis of 0.5 V, and can accept ±30-V inputs. Each driver converts TTL/CMOS input levels into TIA/EIA-232-F levels. The driver, receiver, and voltage-generator functions are available as cells in the Texas Instruments LinASIC™ library.

#### ORDERING INFORMATION

| TA            | PAC       | KAGE <sup>†</sup> | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|---------------|-----------|-------------------|--------------------------|---------------------|
|               | PDIP (N)  | Tube of 25        | MAX232N                  | MAX232N             |
| l .           | 0.010 (0) | Tube of 40        | MAX232D                  |                     |
|               | SOIC (D)  | Reel of 2500      | MAX232DR                 | MAX232              |
| 0°C to 70°C   | SOIC (DW) | Tube of 40        | MAX232DW                 |                     |
| l .           |           | Reel of 2000      | MAX232DWR                | MAX232              |
|               | SOP (NS)  | Reel of 2000      | MAX232NSR                | MAX232              |
|               | PDIP (N)  | Tube of 25        | MAX232IN                 | MAX232IN            |
| l .           | 0.010 (0) | Tube of 40        | MAX232ID                 |                     |
| -40°C to 85°C | SOIC (D)  | Reel of 2500      | MAX232IDR                | MAX2321             |
| l             | SOIC (DW) | Tube of 40        | MAX232IDW                | MAX2321             |
|               | SOIC (DW) | Reel of 2000      | MAX232IDWR               | INPAZ321            |

T Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.tl.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas instruments semiconductor products and discialmers thereto appears at the end of this data sheet.

inASIC is a trademark of Texas Instruments

OUCTION DATA information is current as of publication data lade combinate agrid floations part to terms of Taxos Instrument dard warranty. Production processing does not necessarily include



Copyright © 2004, Texas instruments incorporated



### **UG Program in Electronics & Telecommunication Engineering**

#### MAX232, MAX232I DUAL EIA-232 DRIVERS/RECEIVERS

SLLS047L - FEBRUARY 1989 - REVISED MARCH 2004

#### Function Tables

#### EACH DRIVER

| INPUT<br>TIN | OUTPUT<br>TOUT |
|--------------|----------------|
| L            | н              |
| н            | L              |
|              |                |

H = high level, L = lov level

#### EACH RECEIVER

| INPUT<br>RIN | OUTPUT<br>ROUT |
|--------------|----------------|
| L            | н              |
| н            | L              |

H = high level, L = low level

#### logic diagram (positive logic)







### **UG Program in Electronics & Telecommunication Engineering**

#### MAX232, MAX232I **DUAL EIA-232 DRIVERS/RÉCEIVERS**

SLLS047L - FEBRUARY 1989 - REVISED MARCH 2004

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Input supply voltage range, V <sub>CC</sub> (see Note 1)       |           | -0.3 V to 6 V                                        |
|----------------------------------------------------------------|-----------|------------------------------------------------------|
| Positive output supply voltage range, V <sub>S+</sub>          |           |                                                      |
|                                                                |           |                                                      |
| Negative output supply voltage range, V <sub>S</sub>           |           | 0.3 V to -15 V                                       |
| Input voltage range, V <sub>I</sub> : Driver                   |           | 0.3 V to V <sub>CC</sub> + 0.3 V                     |
|                                                                |           | ±30 V                                                |
| Output voltage range, Vo: T10UT, T20UT                         |           | . V <sub>S</sub> = - 0.3 V to V <sub>S</sub> + 0.3 V |
|                                                                |           | 0.3 V to V <sub>CC</sub> + 0.3 V                     |
| Short-circuit duration: T10UT, T20UT                           |           |                                                      |
| Package thermal impedance, θ <sub>JA</sub> (see Notes 2 and 3) | D package |                                                      |
|                                                                |           | 57°C/W                                               |
|                                                                | N package | 67°C/W                                               |
|                                                                |           | 64°C/W                                               |
| Operating virtual junction temperature, T <sub>J</sub>         |           |                                                      |
| Storage temperature range, T <sub>stq</sub>                    |           | 65°C to 150°C                                        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. All voltages are with respect to network GND.
  - 2. Maximum power dissipation is a function of T<sub>J</sub>(max), Q<sub>JA</sub>, and T<sub>A</sub>. The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(max) - T_A)/\theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability.

    3. The package thermal impedance is calculated in accordance with JESD 51-7.

#### recommended operating conditions

|            |                                 |         | MIN | NOM | MAX | UNIT |
|------------|---------------------------------|---------|-----|-----|-----|------|
| Vcc        | V <sub>CC</sub> Supply voltage  |         |     | 5   | 5.5 | V    |
| VIH        |                                 |         | 2   |     |     | V    |
| VIL        |                                 |         |     |     | 0.8 | V    |
| R1IN, R2IN | R2IN Receiver input voltage     |         |     |     | ±30 | V    |
| T.         | Constitution for all terrors to | MAX232  | 0   |     | 70  | ***  |
| TA         | Operating free-air temperature  | MAX232I | -40 |     | 85  | °C   |

electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Note 4 and Figure 4)

| PARAMETER |                | TEST CONDITIONS                                   |                   | MIN | TYP# | MAX | UNIT |
|-----------|----------------|---------------------------------------------------|-------------------|-----|------|-----|------|
| Icc       | Supply current | V <sub>CC</sub> = 5.5 V,<br>T <sub>A</sub> = 25°C | All outputs open, |     | 8    | 10  | mA   |

 $^{\ddagger}$ All typical values are at V $_{CC}$  = 5 V and T $_{A}$  = 25°C. NOTE 4: Test conditions are C1–C4 = 1  $\mu$ F at V $_{CC}$  = 5 V  $\pm$  0.5 V.





### **UG Program in Electronics & Telecommunication Engineering**

#### MAX232, MAX2321 **DUAL EIA-232 DRIVERS/RECEIVERS**

SLLS047L - FEBRUARY 1989 - REVISED MARCH 2004

#### DRIVER SECTION

electrical characteristics over recommended ranges of supply voltage and operating free-air temperature range (see Note 4)

| PARAMETER |                              | TEST CONDITIONS | MIN                                                          | TYPT | MAX | UNIT |    |
|-----------|------------------------------|-----------------|--------------------------------------------------------------|------|-----|------|----|
| Vон       | High-level output voltage    | T10UT, T20UT    | R <sub>L</sub> = 3 kΩ to GND                                 | 5    | 7   |      | V  |
| VOL       | Low-level output voltage‡    | T10UT, T20UT    | R <sub>L</sub> = 3 kΩ to GND                                 |      | -7  | -5   | V  |
| ro        | Output resistance            | T10UT, T20UT    | V <sub>S+</sub> = V <sub>S-</sub> = 0, V <sub>O</sub> = ±2 V | 300  |     |      | Ω  |
| los§      | Short-circuit output current | T10UT, T20UT    | V <sub>CC</sub> = 5.5 V, V <sub>O</sub> = 0                  |      | ±10 |      | mA |
| lis       | Short-circuit input current  | T1IN, T2IN      | VI = 0                                                       |      |     | 200  | μA |

NOTE 4: Test conditions are C1-C4 = 1  $\mu$ F at V<sub>CC</sub> = 5 V  $\pm$  0.5 V.

#### switching characteristics, VCC = 5 V, TA = 25°C (see Note 4)

|       | PARAMETER                          | TEST CONDITIONS                                                 | MIN | TYP | MAX | UNIT   |
|-------|------------------------------------|-----------------------------------------------------------------|-----|-----|-----|--------|
| SR    | Driver siew rate                   | R <sub>L</sub> = 3 k $\Omega$ to 7 k $\Omega$ ,<br>See Figure 2 |     |     | 30  | V/µs   |
| SR(t) | Driver transition region siew rate | See Figure 3                                                    |     | 3   |     | V/µs   |
|       | Data rate                          | One TOUT switching                                              |     | 120 |     | kblt/s |

NOTE 4: Test conditions are C1-C4 = 1  $\mu$ F at  $V_{CC}$  = 5  $V \pm 0.5 V$ .

#### RECEIVER SECTION

electrical characteristics over recommended ranges of supply voltage and operating free-air temperature range (see Note 4)

| PARAMETER         |                                                    |              | TEST C                   | MIN       | TYP <sup>†</sup> | MAX | UNIT |    |
|-------------------|----------------------------------------------------|--------------|--------------------------|-----------|------------------|-----|------|----|
| Vон               | High-level output voltage                          | R10UT, R20UT | I <sub>OH</sub> = -1 mA  |           | 3.5              |     |      | V  |
| VOL               | Low-level output voltage‡                          | R10UT, R20UT | I <sub>OL</sub> = 3.2 mA |           |                  |     | 0.4  | v  |
| VIT+              | Receiver positive-going input<br>threshold voltage | R1IN, R2IN   | Vcc = 5 V,               | TA = 25°C |                  | 1.7 | 2.4  | v  |
| V <sub>IT</sub> - | Receiver negative-going input<br>threshold voltage | R1IN, R2IN   | V <sub>CC</sub> = 5 V,   | TA = 25°C | 0.8              | 1.2 |      | v  |
| V <sub>hys</sub>  | Input hysteresis voltage                           | R1IN, R2IN   | V <sub>CC</sub> = 5 V    |           | 0.2              | 0.5 | 1    | V  |
| η                 | Receiver input resistance                          | R1IN, R2IN   | V <sub>CC</sub> = 5,     | TA = 25°C | 3                | 5   | 7    | kΩ |

TAll typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.

NOTE 4: Test conditions are C1-C4 = 1  $\mu$ F at  $V_{CC}$  = 5  $V \pm 0.5 V$ .

#### switching characteristics, VCC = 5 V, TA = 25°C (see Note 4 and Figure 1)

|                     | PARAMETER                                                  | TYP | UNIT |
|---------------------|------------------------------------------------------------|-----|------|
| t <sub>PLH(R)</sub> | Receiver propagation delay time, low- to high-level output | 500 | ns   |
| tehL(R)             | Receiver propagation delay time, high- to low-level output | 500 | ns   |

NOTE 4: Test conditions are C1-C4 = 1  $\mu$ F at  $V_{CC}$  = 5 V  $\pm$  0.5 V.



<sup>†</sup>All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.

‡The algebraic convention, in which the least-positive (most negative) value is designated minimum, is used in this data sheet for logic voltage

Not more than one output should be shorted at a time.

<sup>\*</sup>The algebraic convention, in which the least-positive (most negative) value is designated minimum, is used in this data sheet for logic voltage levels only.



### **UG Program in Electronics & Telecommunication Engineering**

MAX232, MAX232I DUAL EIA-232 DRIVERS/RECEIVERS

SLLS047L - FEBRUARY 1989 - REVISED MARCH 2004

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. The pulse generator has the following characteristics:  $Z_{O}$  = 50  $\Omega$ , duty cycle  $\leq$  50%.

- B. C<sub>L</sub> includes probe and Jig capacitance.
- C. All diodes are 1N3064 or equivalent.

Figure 1. Receiver Test Circuit and Waveforms for tpHL and tpLH Measurements





### **UG Program in Electronics & Telecommunication Engineering**

#### MAX232, MAX232I DUAL EIA-232 DRIVERS/RECEIVERS

SLLS047L - FEBRUARY 1989 - REVISED MARCH 2004

#### PARAMETER MEASUREMENT INFORMATION



- NOTES: A. The pulse generator has the following characteristics:  $Z_0 = 50 \Omega$ , duty cycle  $\leq 50\%$ .
  - B. CL includes probe and Jig capacitance.

Figure 2. Driver Test Circuit and Waveforms for tpHL and tpLH Measurements (5-µs Input)



NOTE A: The pulse generator has the following characteristics:  $Z_{Q} = 50 \Omega$ , duty cycle  $\leq 50\%$ .

Figure 3. Test Circuit and Waveforms for t<sub>THL</sub> and t<sub>TLH</sub> Measurements (20-μs Input)





## **UG Program in Electronics & Telecommunication Engineering**

MAX232, MAX232I DUAL EIA-232 DRIVERS/RECEIVERS

SLLS047L - FEBRUARY 1989 - REVISED MARCH 2004

#### APPLICATION INFORMATION



TC3 can be connected to VCC or GND.

NOTES: A. Resistor values shown are nominal.

B. Nonpolarized ceramic capacitors are acceptable. If polarized tantalum or electrolytic capacitors are used, they should be connected as shown. In addition to the 1-μF capacitors shown, the MAX202 can operate with 0.1-μF capacitors.

Figure 4. Typical Operating Circuit





# **UG Program in Electronics & Telecommunication Engineering**



### PACKAGE OPTION ADDENDUM

18-Jul-2006

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eoo Plan (2)               | Lead/Ball Finish | MSL Peak Temp (3)  |
|------------------|------------|-----------------|--------------------|------|----------------|----------------------------|------------------|--------------------|
| MAX232D          | ACTIVE     | SOIC            | D                  | 16   | 40             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |
| MAX232DE4        | ACTIVE     | SOIC            | D                  | 16   | 40             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |
| MAX232DR         | ACTIVE     | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM |
| MAX232DRE4       | ACTIVE     | 30IC            | D                  | 16   | 2500           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |
| MAX232DW         | ACTIVE     | 30IC            | DW                 | 16   | 40             | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM |
| MAX232DWE4       | ACTIVE     | SOIC            | DW                 | 16   | 40             | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM |
| MAX232DWR        | ACTIVE     | SOIC            | DW                 | 16   | 2000           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM |
| MAX232DWRE4      | ACTIVE     | SOIC            | DW                 | 16   | 2000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |
| MAX232ID         | ACTIVE     | 30IC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM |
| MAX232IDE4       | ACTIVE     | SOIC            | D                  | 16   | 40             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |
| MAX232IDR        | ACTIVE     | 80IC            | D                  | 16   | 2500           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |
| MAX232IDRE4      | ACTIVE     | 30IC            | D                  | 16   | 2500           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |
| MAX232IDW        | ACTIVE     | SOIC            | DW                 | 16   | 40             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |
| MAX232IDWE4      | ACTIVE     | 80IC            | DW                 | 16   | 40             | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM |
| MAX232IDWG4      | ACTIVE     | SOIC            | DW                 | 16   | 40             | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM |
| MAX232IDWR       | ACTIVE     | 80IC            | DW                 | 16   | 2000           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM |
| MAX232IDWRE4     | ACTIVE     | 30IC            | DW                 | 16   | 2000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |
| MAX232IDWRG4     | ACTIVE     | SOIC            | DW                 | 16   | 2000           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM |
| MAX232IN         | ACTIVE     | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type |
| MAX232INE4       | ACTIVE     | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type |
| MAX232N          | ACTIVE     | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type |
| MAX232NE4        | ACTIVE     | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type |
| MAX232NSR        | ACTIVE     | 80              | NS                 | 16   | 2000           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM |
| MAX232NSRE4      | ACTIVE     | 30              | NS                 | 16   | 2000           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM |

<sup>(1)</sup> The marketing status values are defined as follows:

Addendum-Page 1



### **UG Program in Electronics & Telecommunication Engineering**



#### PACKAGE OPTION ADDENDUM

18-Jul-2006

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but Ti does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

OBSOLETE: TI has discontinued the production of the device.

(A) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoH8): Ti's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoH8 requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. Ti Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoH3 Exempt): This component has a RoH3 exemption for either 1) lead-based filp-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoH3 compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important information and Disolaimer: The information provided on this page represents Ti's knowledge and belief as of the date that it is provided. Ti bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. Ti has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. Ti and Ti suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall Ti's liability arising out of such information exceed the total purchase price of the Ti part(s) at issue in this document sold by Ti to Customer on an annual basis.

Addendum-Page 2



### **UG Program in Electronics & Telecommunication Engineering**

#### MECHANICAL DATA



- . All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





### **UG Program in Electronics & Telecommunication Engineering**

#### MECHANICAL DATA

### D (R-PDS0-G16)

#### PLASTIC SMALL-OUTLINE PACKAGE



- All linear dimensions are in inches (millimeters). This drawing is subject to change without notice.
- A Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end.
- Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side. Reference JEDEC MS-012 variation AC.





### **UG Program in Electronics & Telecommunication Engineering**

MECHANICAL DATA

DW (R-PDSO-G16)

PLASTIC SMALL-OUTLINE PACKAGE



- A. B.
- All linear dimensions are in inches (millimeters).
  This drawing is subject to change without notice.
  Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- Falls within JEDEC MS-013 variation AA.





## **UG Program in Electronics & Telecommunication Engineering**



- A. B.
- All linear dimensions are in millimeters.
  This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.





**UG Program in Electronics & Telecommunication Engineering** 

# **PCB LAYOUT:**





**UG Program in Electronics & Telecommunication Engineering** 

# **FINAL OUTPUT:**







### **UG Program in Electronics & Telecommunication Engineering**

# **CONCLUSION:**

This project made us familiar with the vast application of PC controlled scrolling message display. We have applied our theoretical knowledge and have simultaneously gained practical experience, thus satisfying the basic objective of the "Project".

With this project we have realized the importance of planning and organization of work involved. Assigning different members of our Project Team and yet ensuring co-ordination amongst all has enabled us to complete the project in time.

We have been very fortunate to get the appropriate guidance as and when required from our Project Guide and we once again thank them for the same.